WO2007145843A2 - Bidirectional buffer with slew rate control and method of bidirectionally transmitting signals with slew rate control - Google Patents

Bidirectional buffer with slew rate control and method of bidirectionally transmitting signals with slew rate control Download PDF

Info

Publication number
WO2007145843A2
WO2007145843A2 PCT/US2007/012884 US2007012884W WO2007145843A2 WO 2007145843 A2 WO2007145843 A2 WO 2007145843A2 US 2007012884 W US2007012884 W US 2007012884W WO 2007145843 A2 WO2007145843 A2 WO 2007145843A2
Authority
WO
WIPO (PCT)
Prior art keywords
node
circuit
slew rate
bidirectional buffer
signal
Prior art date
Application number
PCT/US2007/012884
Other languages
French (fr)
Other versions
WO2007145843A3 (en
WO2007145843B1 (en
Inventor
Chadwick N. Marak
Jeffrey C. Dunnihoo
Adam Whitworth
Original Assignee
California Micro Devices
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by California Micro Devices filed Critical California Micro Devices
Priority to EP07795567.2A priority Critical patent/EP2036129A4/en
Publication of WO2007145843A2 publication Critical patent/WO2007145843A2/en
Publication of WO2007145843A3 publication Critical patent/WO2007145843A3/en
Publication of WO2007145843B1 publication Critical patent/WO2007145843B1/en

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K19/00Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
    • H03K19/0005Modifications of input or output impedance

Definitions

  • the present invention relates to a bidirectional buffer with slew rate control and method of bidirectionally transmitting signals with slew rate control.
  • Bidirectional buffers are well known devices that allow the transmission of a signal through the buffer. There are many types of buffers, and various combinations of features. For buffers of the type described by the present invention, some conventional buffers are bidirectional, others are unidirectional; some conventional buffers have slew rate control, others do not.
  • certain bidirectional buffers also possess the ability to control the slew rate of the signal that is input thereto. Providing for slew rate control can allow one to maintain better overall control of the circuits, as changes in signal that has been buffered have more predictability.
  • the present invention is directed to bidirectional buffer with slew rate control in at least one direction.
  • the present invention is also directed to a method of bidirectionally transmitting signals with slew rate control in at least one direction.
  • Fig. 1 illustrates a block diagram of the buffer according to the present invention.
  • Fig. 2 illustrates a detailed circuit diagram of the buffer according to the present invention.
  • Figs. 3A-3C are timing diagrams of various signals input to, outfrom from, and created within the buffer according to the present invention.
  • Fig. 1 illustrates a block diagram of the buffer 100 according to the present invention in the boxed out section.
  • the buffer 100 is preferably an ASIC, and in one particular embodiment is a circuit that complies with the HDMI specification. With respect to the HDMI implementation, it is relevant that the buffer 100 operates at 3.3v voltage levels and that the signal, typically a IkHz signal, must have a rise time ⁇ 250us and fall time ⁇ 50us.
  • a 1 kHz signal termed a forward signal herein, is input on the IN node, buffered within the buffer 100, and output as a slew rate controlled IkH signal on the OUT node.
  • a reverse signal is input on the OUT node, buffered within the buffer 100, and then output onto the IN node. In the embodiment described herein this reverse signal is not slew rate controlled.
  • the "IN” node When the IkHz forward signal is "HIGH” on the buffer 100 the "IN” node is pulled to GND quickly.
  • the “Impedance Control” block detects this, as well as, the “IPU” block.
  • the "OUT" node that is being slew rate controlled needs this quick transition to GND offset. To do this the "Impedance Control” signal takes the gate of pass transistor Nl close to GND on the edge of the IkHz "HIGH” signal while “IPU” block sources current to keep the voltage on "OUT” at 3.3V.
  • the IkHz forward signal is a steady state "HIGH” and the gate of Nl is slowly allowed to come back to its nominal voltage allowing current to flow through it to GND through the buffer 100 from "IPU” block creating a gradual HIGH- ⁇ LOW transition on the "OUT* node.
  • the "IN” node is pulled “HIGH” via an external path which in this case is through the external resistor Rext,in.
  • the "Impedance Control” block detects this, as well as the “IPD” block. This time however the “Impedance Control” block allows the gate of transistor Nl to drift slightly higher than nominal but for all intents and purposes transistor Nl is still “ON”. While Nl is “ON” the “IPD” block sinks current to GND so that the "OUP' node is slew rate controlled, thus creating a gradual LOW- ⁇ HIGH transition on the "OUT" node.
  • FIG. 2 illustrates a detailed circuit diagram of the buffer according to the present invention. Certain of the transistors shown are for simply biasing purposes so they are initially described:
  • N2, N3 and Pl provide a current mirror to develop a bias on P2.
  • a current source into N4 generates a Vt which is divided by 2 via R3 and R2 to develop a Vt/2 bias on the gate of IPD.
  • N6 and P4 are used as a current mirror to develop a diode drop off of the 3.3V Supply which is resistively divided by R4 and R5 to generate a (3.3-Vt/2) bias on the gate of IPU.
  • Transistors N7-N10 take a current source and ratio it up by 5: 1, or even more preferably 10:1 so it can be used to bias the "OUP' node via P5 and P6.
  • the value of this current source is set by the HDMI specification.
  • the current source can be any value taking into account the MAX bus capacitance; which in the HDMI specifrication implementation is 1 SOOpF for a single CEC bus device.
  • the operational description provided herein is similar to that for the forward and reverse signals. Given the further circuit detail, the description is more complex, but the functions are the same.
  • the OUT's state will be dictated elsewhere by external circuitry not pertaining to this invention; however, it preferably should allow this "high” or “low” signal to be seen on the IN node at all times.
  • the pass transistor Nl will remain “ON” since there is no forward signal on the IN node triggering the time constant Rl/Cl.
  • the steady state signal on the OUT node will not trigger C3/R5 or C2/R2 so Ipu and Ipd will remain OFF; therefore, the voltage on the OUT node will be allowed to dictate the voltage on the IN node with regards to a logic "low” and "high” state.

Abstract

The present invention is directed to bidirectional buffer with slew rate control in at least one direction. The present invention is also directed to a method of bidirectionally transmitting signals with slew rate control in at least one direction.

Description

BIDIRECTIONAL BUFFER WITH SLEW RATE CONTROL AND METHOD OF BIDIRECTIONALLY TRANSMITTING SIGNALS WITH SLEW RATE CONTROL
FIELD OF THE INVENTION
[0001] The present invention relates to a bidirectional buffer with slew rate control and method of bidirectionally transmitting signals with slew rate control.
BACKGROUND
[0002] Bidirectional buffers are well known devices that allow the transmission of a signal through the buffer. There are many types of buffers, and various combinations of features. For buffers of the type described by the present invention, some conventional buffers are bidirectional, others are unidirectional; some conventional buffers have slew rate control, others do not.
[0003] As mentioned, certain bidirectional buffers also possess the ability to control the slew rate of the signal that is input thereto. Providing for slew rate control can allow one to maintain better overall control of the circuits, as changes in signal that has been buffered have more predictability.
[0004] Conventional bidirectional circuits that have slew rate control require, however, a directional control input in order to operate properly. While in certain circumstances this works fine, in others it does not.
[0005] What is desired is a bidirectional buffer with slew rate control in at least one direction, as well as a method of bidirectionally transmitting signals with slew rate control in at least one direction.
SUMMARY OF THE INVENTION
[0006] The present invention is directed to bidirectional buffer with slew rate control in at least one direction.
[0007] The present invention is also directed to a method of bidirectionally transmitting signals with slew rate control in at least one direction. BRIEF DESCRIPTION OF THE DRAWINGS
[0008] The above and other aspects of the present invention will become readily apparent when reading the following detailed description taken in conjunction with the appended drawings in which:
[0009] Fig. 1 illustrates a block diagram of the buffer according to the present invention.
[00010] Fig. 2 illustrates a detailed circuit diagram of the buffer according to the present invention.
[00011] Figs. 3A-3C are timing diagrams of various signals input to, outfrom from, and created within the buffer according to the present invention.
DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS.
[00012] Fig. 1 illustrates a block diagram of the buffer 100 according to the present invention in the boxed out section. The buffer 100 is preferably an ASIC, and in one particular embodiment is a circuit that complies with the HDMI specification. With respect to the HDMI implementation, it is relevant that the buffer 100 operates at 3.3v voltage levels and that the signal, typically a IkHz signal, must have a rise time <250us and fall time <50us.
[00013] In one mode of operation, a 1 kHz signal, termed a forward signal herein, is input on the IN node, buffered within the buffer 100, and output as a slew rate controlled IkH signal on the OUT node. In another mode of operation, a reverse signal is input on the OUT node, buffered within the buffer 100, and then output onto the IN node. In the embodiment described herein this reverse signal is not slew rate controlled.
[00014] With respect to the circuit elements and blocks shown in Fig. 1, some bias must be applied to the "OUT" and "IN" nodes, which is done through resistors Rext,in and Rext,out, as shown. Further, the blocks labeled "IPU", "IPD" , and "Impedance Control" are blocks with multiple transistors that perform functions as described further herein. [00015] The following general overview of the above referenced circuit will first be provided, in conjunction with reference to the timing diagrams in Fig. 3. Thereafter, a more detailed explanation with respect to the circuit diagram of Fig. 2 will be provided. This particular embodiment is described for a circuit that operates having a 3.3 volt supply voltage and on a IkHz signal, although it will be apparent that the present invention can be implemented with other supply voltages and signals.
[00016] The following explanation is provided with respect to the forward signal at the transitions of that signal from high to low and low to high, which provide an understanding of how the circuit works.
HIGH-* LOW Transition:
When the IkHz forward signal is "HIGH" on the buffer 100 the "IN" node is pulled to GND quickly. The "Impedance Control" block detects this, as well as, the "IPU" block. The "OUT" node that is being slew rate controlled needs this quick transition to GND offset. To do this the "Impedance Control" signal takes the gate of pass transistor Nl close to GND on the edge of the IkHz "HIGH" signal while "IPU" block sources current to keep the voltage on "OUT" at 3.3V. Now the IkHz forward signal is a steady state "HIGH" and the gate of Nl is slowly allowed to come back to its nominal voltage allowing current to flow through it to GND through the buffer 100 from "IPU" block creating a gradual HIGH-^LOW transition on the "OUT* node.
LOW-^HIGH Transition:
When the IkHz forward signal releases from its "HIGH" state on the buffer 100, the "IN" node is pulled "HIGH" via an external path which in this case is through the external resistor Rext,in. The "Impedance Control" block detects this, as well as the "IPD" block. This time however the "Impedance Control" block allows the gate of transistor Nl to drift slightly higher than nominal but for all intents and purposes transistor Nl is still "ON". While Nl is "ON" the "IPD" block sinks current to GND so that the "OUP' node is slew rate controlled, thus creating a gradual LOW-^HIGH transition on the "OUT" node.
[00017] The following explanation is provided with respect to the reverse signal. In this mode of operation, there is not slew rate control. As such, during times in which the lKhz forward signal does not exist, there is no forward signal (or one also look at this as the low state of the IkHz forward signal). At such times, the reverse signal on the OUT node may be either high or low. The OUT's state will be dictated elsewhere by external circuitry not pertaining to this invention; however, buffer 100 must allow this "high" or "low" signal to be seen on the IN node, preferably at all times.
[00018] Fig. 2 illustrates a detailed circuit diagram of the buffer according to the present invention. Certain of the transistors shown are for simply biasing purposes so they are initially described:
1) N2, N3 and Pl provide a current mirror to develop a bias on P2.
2) A current source into N4 generates a Vt which is divided by 2 via R3 and R2 to develop a Vt/2 bias on the gate of IPD.
3) Similar to (2) N5, N6 and P4 are used as a current mirror to develop a diode drop off of the 3.3V Supply which is resistively divided by R4 and R5 to generate a (3.3-Vt/2) bias on the gate of IPU.
4) Transistors N7-N10 take a current source and ratio it up by 5: 1, or even more preferably 10:1 so it can be used to bias the "OUP' node via P5 and P6. In a preferred embodiment, the value of this current source is set by the HDMI specification. The current source can be any value taking into account the MAX bus capacitance; which in the HDMI specifrication implementation is 1 SOOpF for a single CEC bus device. In a preferred implementation according to the present invention, there is used an internal current source of 12uA, as well as a 10:1 ratio, to obtain the 12OuA value for the current source, per the HDMI specification. The operational description provided herein is similar to that for the forward and reverse signals. Given the further circuit detail, the description is more complex, but the functions are the same.
For the forward signal, the following description is provided.
HIGH-»LOW Transition:
When the IkHz forward signal is "HIGH" on the buffer 100 the "IN" node is pulled to GND quickly. Cl "sees" this sudden transition and takes the voltage on P3 (originally at OV) below GND turning it on hard. This pulls all the current from P2 through P3 to GND so the gate of Nl is at GND isolating the "IN" and "OUT" nodes. This is the case only for a brief time as the RC time constant (R 1/Cl) gradually allows the gate of P3 to go back to OV and the gate of Nl to return back to it's nominal voltage of 1.8V. It is noted that while the gate of P3 being at GND does allow current to flow through it continually to GND but it is a very weak transistor so it can't sink all 2.2uA, therefore, the gate of Nl will still have a bias on it.
As the gate of Nl is slowly rising back to its nominal state C3 is "watching" the "OUT" node. As soon as it starts to get pulled down via the buffer 100, C3 pulls the gate of IPU down turning it on. This allows current to source through Nl through the buffer 100 to GND keeping the voltage up on "OUT". Again the RC time constant of C3/R5 gradually shuts off the IPU current source which allows a slow HIGH to LOW transition on the "OUT" node.
LOW-* HIGH Transition:
[00019]
When the IkHz forward signal releases from its "HIGH" state on the buffer 100, the "IN" node is pulled "HIGH" via an external resistor and the "OUT" via the internal current source. However, while this sequence of events is trying to occur, C2 is "watching" the "OUT" node, and as soon as it is pulled high (i.e. +40OmV transition), this is reflected on the gate of IPD so that it turns on and sinks some of the current that's trying to pull-up the "OUT" node. C2/R2 is a time constant as well so the gate of IPD gradually returns back to its normal state of Vt/2 which causes the "OUT" node to rise gradually as well.
1000201 For the reverse signal, the following description is provided. The OUT's state will be dictated elsewhere by external circuitry not pertaining to this invention; however, it preferably should allow this "high" or "low" signal to be seen on the IN node at all times. In this case, the pass transistor Nl will remain "ON" since there is no forward signal on the IN node triggering the time constant Rl/Cl. Furthermore, the steady state signal on the OUT node will not trigger C3/R5 or C2/R2 so Ipu and Ipd will remain OFF; therefore, the voltage on the OUT node will be allowed to dictate the voltage on the IN node with regards to a logic "low" and "high" state.
Modifications and variations of the preferred embodiment will be readily apparent to those skilled in the art. For instance, bidirectional slew rate control can be added, which then requires a directional control signal. Other such variations are within the scope of the present invention as defined by the claims.

Claims

What is claimed is:
1. A bidirectional buffer provided on an integrated circuit that provides slew rate control for a forward signal along with external resistive and capacitive elements comprising:
a first node that functions as an input node for a forward signal and an output node for a reverse signal;
a second node that functions as an output node for a forward signal and an input node for a reverse signal;
a signal line disposed between the first and second node, with a pass transistor disposed thereon;
a first circuit that provides impedance control to the forward signal when input onto the first node, the first circuit coupled to the first node and to at least one of the resistive elements;
a second circuit that provides slew rate control of the forward signal output onto the second node, the second circuit coupled to the second node and to at least another one of the resistive elements and to the capacitive element
2. The bidirectional buffer according to claim 1 wherein a slew rate control input is not provided.
3. The bidirectional buffer according to claim 1 wherein the first circuit includes a capacitor, a bias circuit, and a plurality of transistors that are coupled between the first node and a gate of the pass transistor.
4. The bidirectional buffer according to claim 3 wherein the bias circuit includes a current mirror.
5. The bidirectional buffer according to claim 1 wherein the second circuit includes a pull-down circuit, a pull-up circuit, and a current source circuit.
6. The bidirectional buffer according to claim S wherein the pull-down circuit includes a pull-down transistor, a first capacitor, and a plurality of resistors that are coupled to the second node.
7. The bidirectional buffer according to claim 6 wherein the pull-up circuit includes a pull-up transistor, a first capacitor, and a plurality of resistors that are coupled to the second node.
8. The bidirectional buffer according to claim 7 wherein the current source circuit biases the second node by a ratio of at least 5:1.
9. The bidirectional buffer according to claim 7 wherein a value of the current source is set by the HDMI specification.
10. The bidirectional buffer according to claim 5 wherein the current source circuit biases the second node by a ratio of at least 5:1.
11. The bidirectional buffer according to claim 5 wherein a value of the current source is set by the HDMI specification.
12. The bidirectional buffer according to claim 1 wherein the first circuit and the second circuit are substantially turned off and the pass transistor is turned on during a period when there exists the reverse signal.
13. A method of providing signal transmission through a bus on a buffer comprising the steps of:
providing for a slew rate controlled forward signal through the bus on the buffer in a first direction, the slew rate controlled forward signal being provided without usage of any external control signal; and
providing for a reverse signal through the bus on the buffer in a second direction, the second direction being opposite the first direction, thereby resulting in a bi-directional bus with slew rate control in at least one direction.
14. The method according to claim 13 wherein transitions of the forward signal are either pulled-up or pulled-down to decrease a period of the transitions.
PCT/US2007/012884 2006-06-15 2007-05-31 Bidirectional buffer with slew rate control and method of bidirectionally transmitting signals with slew rate control WO2007145843A2 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
EP07795567.2A EP2036129A4 (en) 2006-06-15 2007-05-31 Bidirectional buffer with slew rate control and method of bidirectionally transmitting signals with slew rate control

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US11/424,535 2006-06-15
US11/424,535 US7321241B1 (en) 2006-06-15 2006-06-15 Bidirectional buffer with slew rate control and method of bidirectionally transmitting signals with slew rate control

Publications (3)

Publication Number Publication Date
WO2007145843A2 true WO2007145843A2 (en) 2007-12-21
WO2007145843A3 WO2007145843A3 (en) 2008-04-10
WO2007145843B1 WO2007145843B1 (en) 2008-06-05

Family

ID=38832294

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2007/012884 WO2007145843A2 (en) 2006-06-15 2007-05-31 Bidirectional buffer with slew rate control and method of bidirectionally transmitting signals with slew rate control

Country Status (4)

Country Link
US (1) US7321241B1 (en)
EP (1) EP2036129A4 (en)
TW (1) TWI448074B (en)
WO (1) WO2007145843A2 (en)

Families Citing this family (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7692450B2 (en) * 2007-12-17 2010-04-06 Intersil Americas Inc. Bi-directional buffer with level shifting
US7737727B2 (en) * 2007-12-17 2010-06-15 Intersil Americas Inc. Bi-directional buffer for open-drain or open-collector bus
US7639045B2 (en) * 2008-05-23 2009-12-29 Intersil Americas Inc. Bi-directional buffer and method for bi-directional buffering that reduce glitches due to feedback
US9183713B2 (en) 2011-02-22 2015-11-10 Kelly Research Corp. Perimeter security system

Family Cites Families (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4701720A (en) * 1986-04-28 1987-10-20 National Semiconductor Corporation Capacitive feedback to boost amplifier slew rate
US5084637A (en) * 1989-05-30 1992-01-28 International Business Machines Corp. Bidirectional level shifting interface circuit
JP3251661B2 (en) * 1991-10-15 2002-01-28 テキサス インスツルメンツ インコーポレイテツド CMOS buffer circuit with controlled slew rate
EP0660512B1 (en) * 1993-12-22 1999-12-08 Philips Composants Et Semiconducteurs Phase shifter amplifier and its application in a recombiner circuit
US5517135A (en) * 1995-07-26 1996-05-14 Xilinx, Inc. Bidirectional tristate buffer with default input
US5656950A (en) * 1995-10-26 1997-08-12 Xilinx, Inc. Interconnect lines including tri-directional buffer circuits
US6064250A (en) 1996-07-29 2000-05-16 Townsend And Townsend And Crew Llp Various embodiments for a low power adaptive charge pump circuit
US6034547A (en) 1996-09-04 2000-03-07 Advantage Logic, Inc. Method and apparatus for universal program controlled bus
US6066971A (en) * 1997-10-02 2000-05-23 Motorola, Inc. Integrated circuit having buffering circuitry with slew rate control
US6052325A (en) 1998-05-22 2000-04-18 Micron Technology, Inc. Method and apparatus for translating signals
US7084666B2 (en) * 2002-10-21 2006-08-01 Viciciv Technology Programmable interconnect structures
US6903588B2 (en) * 2003-04-15 2005-06-07 Broadcom Corporation Slew rate controlled output buffer

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
See references of EP2036129A4 *

Also Published As

Publication number Publication date
EP2036129A2 (en) 2009-03-18
US20070290711A1 (en) 2007-12-20
TW200810356A (en) 2008-02-16
WO2007145843A3 (en) 2008-04-10
US7321241B1 (en) 2008-01-22
TWI448074B (en) 2014-08-01
EP2036129A4 (en) 2013-10-09
WO2007145843B1 (en) 2008-06-05

Similar Documents

Publication Publication Date Title
US6281730B1 (en) Controlled slew rate driver
KR100744861B1 (en) Fast high voltage level shifter with gate oxide protection
US5684415A (en) 5 volt driver in a 3 volt CMOS process
US7495483B2 (en) Input buffer for CMOS integrated circuits
US6459322B1 (en) Level adjustment circuit and data output circuit thereof
US8253445B2 (en) Output circuit having pre-emphasis function
EP1469603B1 (en) Slew rate controlled output buffer circuit
US8441301B2 (en) Cascoded level shifter protection
US7876129B2 (en) Load sense and active noise reduction for I/O circuit
JPH06104725A (en) Semiconductor integrated circuit
US7321241B1 (en) Bidirectional buffer with slew rate control and method of bidirectionally transmitting signals with slew rate control
US7663413B2 (en) Line driver circuit having means for stabilizing output signal
US7336109B2 (en) High voltage tolerant port driver
US6169432B1 (en) High voltage switch for providing voltages higher than 2.5 volts with transistors made using a 2.5 volt process
US7466182B2 (en) Level shift circuit
KR100342210B1 (en) Transceiver driver with programmable edge rate control independent of fabrication process, supply voltage, and temperature
US6624680B2 (en) Reduction of propagation delay dependence on supply voltage in a digital circuit
US6429678B1 (en) Capacitively-coupled extended swing zero-DC-power active termination with CMOS overshoot/undershoot clamps
KR100933594B1 (en) Active Voltage Level Bus Switch (or Pass Gate) Translator
WO1999005789A2 (en) Voltage tolerant bus hold latch
US8686763B2 (en) Receiver circuit
US7649400B2 (en) Back gate biasing overshoot and undershoot protection circuitry
US7446565B2 (en) Apparatus and method that provides active pull-up and logic translation from one signal mode to another signal mode
US10541684B2 (en) Input/output circuit
US7236030B2 (en) Method to implement hysteresis in a MOSFET differential pair input stage

Legal Events

Date Code Title Description
121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 07795567

Country of ref document: EP

Kind code of ref document: A2

NENP Non-entry into the national phase

Ref country code: DE

WWE Wipo information: entry into national phase

Ref document number: 2007795567

Country of ref document: EP

NENP Non-entry into the national phase

Ref country code: RU