WO2010111431A2 - Low voltage driver scheme for interferometric modulators - Google Patents

Low voltage driver scheme for interferometric modulators Download PDF

Info

Publication number
WO2010111431A2
WO2010111431A2 PCT/US2010/028552 US2010028552W WO2010111431A2 WO 2010111431 A2 WO2010111431 A2 WO 2010111431A2 US 2010028552 W US2010028552 W US 2010028552W WO 2010111431 A2 WO2010111431 A2 WO 2010111431A2
Authority
WO
WIPO (PCT)
Prior art keywords
voltage
segment
hold
low
array
Prior art date
Application number
PCT/US2010/028552
Other languages
French (fr)
Other versions
WO2010111431A3 (en
Inventor
Alan G. Lewis
Marc M. Mignard
Clarence Chui
Wilhelmus Johannes Robertus Van Lier
Mark M. Todorovich
William Cummings
Original Assignee
Qualcomm Mems Technologies, Inc.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from US12/413,336 external-priority patent/US8405649B2/en
Priority to SG2011069127A priority Critical patent/SG174547A1/en
Priority to AU2010229967A priority patent/AU2010229967A1/en
Priority to CN201080014077.4A priority patent/CN102365673B/en
Priority to JP2012502218A priority patent/JP5518994B2/en
Priority to BRPI1012284A priority patent/BRPI1012284A2/en
Application filed by Qualcomm Mems Technologies, Inc. filed Critical Qualcomm Mems Technologies, Inc.
Priority to CA2756778A priority patent/CA2756778A1/en
Priority to MX2011010092A priority patent/MX2011010092A/en
Priority to RU2011139515/08A priority patent/RU2011139515A/en
Priority to EP10711806A priority patent/EP2411974A2/en
Publication of WO2010111431A2 publication Critical patent/WO2010111431A2/en
Publication of WO2010111431A3 publication Critical patent/WO2010111431A3/en
Priority to IL215324A priority patent/IL215324A0/en
Priority to ZA2011/07846A priority patent/ZA201107846B/en

Links

Classifications

    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G3/00Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
    • G09G3/20Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
    • G09G3/34Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source
    • G09G3/3433Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source using light modulating elements actuated by an electric field and being other than liquid crystal devices and electrochromic devices
    • G09G3/3466Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source using light modulating elements actuated by an electric field and being other than liquid crystal devices and electrochromic devices based on interferometric effect
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G3/00Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
    • G09G3/20Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
    • G09G3/2003Display of colours
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G2300/00Aspects of the constitution of display devices
    • G09G2300/04Structural and physical details of display devices
    • G09G2300/0469Details of the physics of pixel operation
    • G09G2300/0473Use of light emitting or modulating elements having two or more stable states when no power is applied
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G2300/00Aspects of the constitution of display devices
    • G09G2300/06Passive matrix structure, i.e. with direct application of both column and row voltages to the light emitting or modulating elements, other than LCD or OLED
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G2310/00Command of the display device
    • G09G2310/02Addressing, scanning or driving the display screen or processing steps related thereto
    • G09G2310/0243Details of the generation of driving signals
    • G09G2310/0251Precharge or discharge of pixel before applying new pixel voltage
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G2310/00Command of the display device
    • G09G2310/02Addressing, scanning or driving the display screen or processing steps related thereto
    • G09G2310/0243Details of the generation of driving signals
    • G09G2310/0254Control of polarity reversal in general, other than for liquid crystal displays
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G2310/00Command of the display device
    • G09G2310/04Partial updating of the display screen
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G2310/00Command of the display device
    • G09G2310/06Details of flat display driving waveforms
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G2320/00Control of display operating conditions
    • G09G2320/02Improving the quality of display appearance
    • G09G2320/0252Improving the response speed
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G2330/00Aspects of power supply; Aspects of display protection and defect management
    • G09G2330/02Details of power systems and of start or stop of display operation
    • G09G2330/021Power management, e.g. power saving

Definitions

  • This invention is related to methods and devices for driving electromechanical devices such as interferometric modulators. Description of the Related Art
  • Electromechanical systems include devices having electrical and mechanical elements, actuators, transducers, sensors, optical components (e.g., mirrors), and electronics. Electromechanical systems can be manufactured at a variety of scales including, but not limited to, microscales and nanoscales.
  • microelectromechanical systems (MEMS) devices can include structures having sizes ranging from about a micron to hundreds of microns or more.
  • Nanoelectromechanical systems (NEMS) devices can include structures having sizes smaller than a micron including, for example, sizes smaller than several hundred nanometers.
  • Electromechanical elements may be created using deposition, etching, lithography, and/or other micromachining processes that etch away parts of substrates and/or deposited material layers or that add layers to form electrical and electromechanical devices.
  • the term MEMS device is used as a general term to refer to electromechanical devices, and is not intended to refer to any particular scale of electromechanical devices unless specifically noted otherwise.
  • an interferometric modulator refers to a device that selectively absorbs and/or reflects light using the principles of optical interference.
  • an interferometric modulator may comprise a pair of conductive plates, one or both of which may be transparent and/or reflective in whole or part and capable of relative motion upon application of an appropriate electrical signal.
  • one plate may comprise a stationary layer deposited on a substrate and the other plate may comprise a metallic membrane separated from the stationary layer by an air gap.
  • the position of one plate in relation to another can change the optical interference of light incident on the interferometric modulator.
  • Such devices have a wide range of applications, and it would be beneficial in the art to utilize and/or modify the characteristics of these types of devices so that their features can be exploited in improving existing products and creating new products that have not yet been developed.
  • a method of driving an array of electromechanical devices including performing an actuation operation on an electromechanical device within the array, where each actuation operation performed on the electromechanical device includes applying a release voltage across the electromechanical device, where the release voltage remains between a positive release voltage of the electromechanical device and a negative release voltage of the electromechanical device, and applying an address voltage across the electromechanical device, where the address voltage is either greater than a positive actuation voltage of the electromechanical device or less than a negative actuation voltage of the electromechanical device.
  • a display including a plurality of electromechanical display elements including an array of electromechanical display elements, and driver circuitry configured to perform an actuation operation on an electromechanical device within the array, where each actuation operation performed on the electromechanical device includes applying a release voltage across the electromechanical device, where the release voltage remains between a positive release voltage of the electromechanical device and a negative release voltage of the electromechanical device, and applying an address voltage across the electromechanical device, where the address voltage is either greater than a positive actuation voltage of the electromechanical device or less than a negative actuation voltage of the electromechanical device
  • a method of driving an electromechanical device in an array of electromechanical devices including a first electrode in electrical communication with a segment line spaced apart from a second electrode in electrical communication with a common line, the method including applying a segment voltage on the segment line, where the segment voltage varies between a maximum voltage and a minimum voltage, and where a difference between the maximum voltage and the minimum voltage is less than a width of a hysteresis window of the electromechanical device, applying a reset voltage on the common line, where the reset voltage is configured to place the electromechanical device in an unactuated state, and applying an overdrive voltage on the common line, where the overdrive voltage is configured to cause the electromechanical device to actuate based upon the state of the segment voltage.
  • a method of driving an array of electromechanical devices including a plurality of common lines and a plurality of segment lines, each electromechanical device including a first electrode in electrical communication with a common line spaced apart from a second electrode in electrical communication with a segment line, the method including applying a segment voltage on each of the plurality of segment lines, where the segment voltage applied on a given segment line is switchable between a high segment voltage state and low segment voltage state, and simultaneously applying a release voltage on a first common line and an address voltage on a second common line, where the release voltage causes release of all actuated electromechanical devices along the first common line independent of the state of a segment voltage applied to each electromechanical device, and where the address voltage causes actuation of electromechanical devices dependent upon the state of the segment voltage applied to a given electromechanical device.
  • a display device including an array of electromechanical devices, the array including a plurality of common lines and a plurality of segment lines, each electromechanical device including a first electrode in electrical communication with a common line spaced apart from a second electrode in electrical communication with a segment line, and driver circuitry configured to apply high segment voltage and a low segment voltage on segment lines, and configured to apply release voltages and address voltages on common lines, where the driver circuitry is configured to simultaneously apply a release voltage along a first common line and an address voltage along a second common line, where the high and low segment voltages are selected such that the release voltages release electromechanical devices located along a common line regardless of the applied segment voltage, and the address voltages cause actuation of certain electromechanical devices along a common line dependent upon the applied segment voltage.
  • a method of balancing charges within an array of electromechanical devices including a plurality of segment lines and a plurality of common lines, the method including perfoming a write operation on the common line, where performing a write operation includes selecting a polarity for the write operation based at least in part on charge-balancing criteria, performing a reset operation by applying a reset voltage across a common line, the reset voltage placing each of the electromechanical devices along a common line in an unactuated state, applying a hold voltage of the selected polarity across the common line, where the hold voltage does not cause any of the electromechanical devices along the common line to actuate, and simultaneously applying an overdrive voltage of the selected polarity across the common line and a plurality of segment voltages across the segment lines, where the segment voltages vary between a first polarity and a second polarity, and where the overdrive voltage causes the actuation of an electromechanical device when the polarity of the overdrive voltage and the polarity of the corresponding segment
  • FIG. 1 is an isometric view depicting a portion of one embodiment of an interferometric modulator display in which a movable reflective layer of a first interferometric modulator is in a relaxed position and a movable reflective layer of a second interferometric modulator is in an actuated position.
  • FIG. 2 is a system block diagram illustrating one embodiment of an electronic device incorporating a 3x3 interferometric modulator display.
  • FIG. 3 is a diagram of movable mirror position versus applied voltage for one exemplary embodiment of an interferometric modulator of FIG. 1.
  • FIG. 4 is an illustration of a set of row and column voltages that may be used to drive an interferometric modulator display using a high voltage drive scheme.
  • FIGS. 5A and 5B illustrate one exemplary timing diagram for row and column signals that may be used to write a frame of display data to the 3x3 interferometric modulator display of FIG. 2 using a high voltage drive scheme.
  • FIGS. 6A and 6B are system block diagrams illustrating an embodiment of a visual display device comprising a plurality of interferometric modulators.
  • FIG. 7 A is a cross section of the device of FIG. 1.
  • FIG. 7B is a cross section of an alternative embodiment of an interferometric modulator.
  • FIG. 7C is a cross section of another alternative embodiment of an interferometric modulator.
  • FIG 7D is a cross section of yet another alternative embodiment of an interferometric modulator.
  • FIG. 7E is a cross section of an additional alternative embodiment of an interferometric modulator.
  • FIG 8 is a schematic illustration of a 2x3 array of interferometric modulators.
  • FIG. 9A illustrates an exemplary timing diagram for segment and common signals that may be used to write frames of display data to the 2x3 display of FIG. 8 using a low voltage drive scheme.
  • FIG. 9B illustrates the resultant pixel voltages across the pixels of the array of FIG. 8 in response to the driving signals of FIG. 9A.
  • FIG. 10 is an illustration of a set of segment and common voltages that may be used to drive an interferometric modulator display using a low voltage drive scheme.
  • FIG. 11 illustrates an alternate timing diagram for segment and common signals which utilizes line inversion.
  • FIG. 12 illustrates a timing diagram for column signals which include extended write times.
  • FIG. 13 illustrates the relationships of several segment, column, or pixel voltages relative to a positive hysteresis window of an electromechanical device.
  • FIG. 14 illustrates another exemplary timing diagram for segment and common signals that may be used in an embodiment with an extended hold time.
  • the embodiments may be implemented in or associated with a variety of electronic devices such as, but not limited to, mobile telephones, wireless devices, personal data assistants (PDAs), hand-held or portable computers, GPS receivers/navigators, cameras, MP3 players, camcorders, game consoles, wrist watches, clocks, calculators, television monitors, flat panel displays, computer monitors, auto displays (e.g., odometer display, etc.), cockpit controls and/or displays, display of camera views (e.g., display of a rear view camera in a vehicle), electronic photographs, electronic billboards or signs, projectors, architectural structures, packaging, and aesthetic structures (e.g., display of images on a piece of jewelry).
  • MEMS devices of similar structure to those described herein can also be used in non-display applications such as in electronic switching devices.
  • a low voltage drive scheme in which a given row of electromechanical devices is released before new information is written to the row, and in which the data information is conveyed using a smaller range of voltages, addresses these issues by allowing shorter line times. Furthermore, the low voltage drive scheme generally uses less power than previous drive schemes, and inhibits the onset of suction failure within the electromechanical display elements.
  • FIG. 1 One interferometric modulator display embodiment comprising an interferometric MEMS display element is illustrated in Figure 1.
  • the pixels are in either a bright or dark state.
  • the display element In the bright (“relaxed” or “open”) state, the display element reflects a large portion of incident visible light to a user.
  • the dark (“actuated” or “closed”) state When in the dark (“actuated” or “closed”) state, the display element reflects little incident visible light to the user.
  • the light reflectance properties of the "on” and “off states may be reversed.
  • MEMS pixels can be configured to reflect predominantly at selected colors, allowing for a color display in addition to black and white.
  • Figure 1 is an isometric view depicting two adjacent pixels in a series of pixels of a visual display, wherein each pixel comprises a MEMS interferometric modulator.
  • an interferometric modulator display comprises a row/column array of these interferometric modulators.
  • Each interferometric modulator includes a pair of reflective layers positioned at a variable and controllable distance from each other to form a resonant optical gap with at least one variable dimension.
  • one of the reflective layers may be moved between two positions. In the first position, referred to herein as the relaxed position, the movable reflective layer is positioned at a relatively large distance from a fixed partially reflective layer.
  • the movable reflective layer In the second position, referred to herein as the actuated position, the movable reflective layer is positioned more closely adjacent to the partially reflective layer. Incident light that reflects from the two layers interferes constructively or destructively depending on the position of the movable reflective layer, producing either an overall reflective or non-reflective state for each pixel.
  • the depicted portion of the pixel array in Figure 1 includes two adjacent interferometric modulators 12a and 12b.
  • a movable reflective layer 14a is illustrated in a relaxed position at a predetermined distance from an optical stack 16a, which includes a partially reflective layer.
  • the movable reflective layer 14b is illustrated in an actuated position adjacent to the optical stack 16b.
  • optical stack 16 typically comprise several fused layers, which can include an electrode layer, such as indium tin oxide (ITO), a partially reflective layer, such as chromium, and a transparent dielectric.
  • ITO indium tin oxide
  • the optical stack 16 is thus electrically conductive, partially transparent and partially reflective, and may be fabricated, for example, by depositing one or more of the above layers onto a transparent substrate 20.
  • the partially reflective layer can be formed from a variety of materials that are partially reflective such as various metals, semiconductors, and dielectrics.
  • the partially reflective layer can be formed of one or more layers of materials, and each of the layers can be formed of a single material or a combination of materials.
  • the layers of the optical stack 16 are patterned into parallel strips, and may form row electrodes in a display device as described further below.
  • the movable reflective layers 14a, 14b may be formed as a series of parallel strips of a deposited metal layer or layers (orthogonal to the row electrodes of 16a, 16b) to form columns deposited on top of posts 18 and an intervening sacrificial material deposited between the posts 18. When the sacrificial material is etched away, the movable reflective layers 14a, 14b are separated from the optical stacks 16a, 16b by a defined gap 19.
  • a highly conductive and reflective material such as aluminum may be used for the reflective layers 14, and these strips may form column electrodes in a display device. Note that Figure 1 may not be to scale. In some embodiments, the spacing between posts 18 may be on the order of 10- 100 um, while the gap 19 may be on the order of ⁇ 1000 Angstroms.
  • FIG. 2 is a system block diagram illustrating one embodiment of an electronic device that may incorporate interferometric modulators.
  • the electronic device includes a processor 21 which may be any general purpose single- or multi-chip microprocessor such as an ARM ® , Pentium ® , 8051, MIPS ® , Power PC ® , or ALPHA ® , or any special purpose microprocessor such as a digital signal processor, microcontroller, or a programmable gate array.
  • the processor 21 may be configured to execute one or more software modules.
  • the processor may be configured to execute one or more software applications, including a web browser, a telephone application, an email program, or any other software application.
  • the processor 21 is also configured to communicate with an array driver 22.
  • the array driver 22 includes a row driver circuit 24 and a column driver circuit 26 that provide signals to a display array or panel 30.
  • the row driver circuit and column driver circuit 26 may be generically referred to as a segment driver circuit and a common driver circuit, and either of the row or columns may be used to apply segment voltages and common voltages.
  • segment and common are used herein merely as labels, and are not intended to convey any particular meaning regarding the configuration of the array beyond that which is discussed herein.
  • the common lines extend along the movable electrodes, and the segment lines extend along the fixed electrodes within the optical stack.
  • FIG. 2 illustrates a 3x3 array of interferometric modulators for the sake of clarity
  • the display array 30 may contain a very large number of interferometric modulators, and may have a different number of interferometric modulators in rows than in columns (e.g., 300 pixels per row by 190 pixels per column).
  • FIG. 3 is a diagram of movable mirror position versus applied voltage for one exemplary embodiment of an interferometric modulator of FIG. 1.
  • the row/column actuation protocol may take advantage of a hysteresis property of these devices as illustrated in Figure 3.
  • An interferometric modulator may require, for example, a 10 volt potential difference to cause a movable layer to deform from the relaxed state to the actuated state. However, when the voltage is reduced from that value, the movable layer maintains its state as the voltage drops back below 10 volts. In the exemplary embodiment of Figure 3, the movable layer does not relax completely until the voltage drops below 2 volts.
  • the actuation protocol may be based on a drive scheme such as that discussed in U.S. Patent No. 5,835,255.
  • the row/column actuation protocol can be designed such that during row strobing, pixels in the strobed row that are to be actuated are exposed to a voltage difference of about 10 volts, and pixels that are to be relaxed are exposed to a voltage difference of close to zero volts. After the strobe, the pixels are exposed to a steady state or bias voltage difference of about 5 volts such that they remain in whatever state the row strobe put them in.
  • each pixel sees a potential difference within the "stability window" of 3-7 volts in this example.
  • the voltage across a non-strobed column line may be switched between a value within the positive stability window and a value within the negative stability window, due to changes in the bias voltage applied along the column line to address the strobed row in the desired manner.
  • each pixel of the interferometric modulator is essentially a capacitor formed by the fixed and moving reflective layers, this stable state can be held at a voltage within the hysteresis window with almost no power dissipation. Essentially no current flows into the pixel if the applied potential is fixed.
  • a frame of an image may be created by sending a set of data signals (each having a certain voltage level) across the set of column electrodes in accordance with the desired set of actuated pixels in the first row.
  • a row pulse is then applied to a first row electrode, actuating the pixels corresponding to the set of data signals.
  • the set of data signals is then changed to correspond to the desired set of actuated pixels in a second row.
  • a pulse is then applied to the second row electrode, actuating the appropriate pixels in the second row in accordance with the data signals.
  • the first row of pixels are unaffected by the second row pulse, and remain in the state they were set to during the first row pulse.
  • the frames are refreshed and/or updated with new image data by continually repeating this process at some desired number of frames per second.
  • protocols for driving row and column electrodes of pixel arrays to produce image frames may be used.
  • Figures 4 and 5 illustrate one possible actuation protocol for a such a drive scheme, where the actuation protocol can be used for creating a display frame on the 3x3 array of Figure 2.
  • Figure 4 illustrates a possible set of column and row voltage levels that may be used for pixels exhibiting the hysteresis curves of Figure 3.
  • actuating a pixel involves setting the appropriate column to -Vbias, and the appropriate row to + ⁇ V, which may correspond to -5 volts and +5 volts respectively Relaxing the pixel is accomplished by setting the appropriate column to +Vbi as , and the appropriate row to the same + ⁇ V, producing a zero volt potential difference across the pixel.
  • actuating a pixel can involve setting the appropriate column to +V b j as , and the appropriate row to - ⁇ V.
  • releasing the pixel is accomplished by setting the appropriate column to -V b i as , and the appropriate row to the same - ⁇ V, producing a zero volt potential difference across the pixel.
  • Figure 5B is a timing diagram showing a series of row and column signals applied to the 3x3 array of Figure 2 which will result in the display arrangement illustrated in Figure 5A, where actuated pixels are non-reflective.
  • the pixels Prior to writing the frame illustrated in Figure 5A, the pixels can be in any state, and in this example, all the rows are initially at 0 volts, and all the columns are at +5 volts. With these applied voltages, all pixels are stable in their existing actuated or relaxed states.
  • pixels (1,1), (1,2), (2,2), (3,2) and (3,3) are actuated.
  • columns 1 and 2 are set to -5 volts
  • column 3 is set to +5 volts. This does not ' change the state of any pixels, because all the pixels remain in the 3-7 volt stability window.
  • Row 1 is then strobed with a pulse that goes from 0, up to 5 volts, and back to zero. This actuates the (1,1) and (1,2) pixels and relaxes the (1,3) pixel. No other pixels in the array are affected.
  • row 2 is set to -5 volts, and columns 1 and 3 are set to +5 volts.
  • the same strobe applied to row 2 will then actuate pixel (2,2) and relax pixels (2,1) and (2,3). Again, no other pixels of the array are affected.
  • Row 3 is similarly set by setting columns 2 and 3 to -5 volts, and column 1 to +5 volts.
  • the row 3 strobe sets the row 3 pixels as shown in Figure 5A. After writing the frame, the row potentials are zero, and the column potentials can remain at either +5 or -5 volts, and the display is then stable in the arrangement of Figure 5A.
  • the same procedure can be employed for arrays of dozens or hundreds of rows and columns.
  • the timing, sequence, and levels of voltages used to perform row and column actuation can be varied widely within the general principles outlined above, and the above embodiment is an example only, and any actuation voltage method can be used with the systems and methods described herein.
  • FIGS 6A and 6B are system block diagrams illustrating an embodiment of a display device 40.
  • the display device 40 can be, for example, a cellular or mobile telephone.
  • the same components of display device 40 or slight variations thereof are also illustrative of various types of display devices such as televisions and portable media players.
  • the display device 40 includes a housing 41 , a display 30, an antenna 43, a speaker 45, an input device 48, and a microphone 46.
  • the housing 41 is generally formed from any of a variety of manufacturing processes, including injection molding, and vacuum forming.
  • the housing 41 may be made from any of a variety of materials, including but not limited to plastic, metal, glass, rubber, and ceramic, or a combination thereof.
  • the housing 41 includes removable portions (not shown) that may be interchanged with other removable portions of different color, or containing different logos, pictures, or symbols.
  • the display 30 of exemplary display device 40 may be any of a variety of displays, including a bi-stable display, as described herein.
  • the display 30 includes a flat-panel display, such as plasma, EL, OLED, STN LCD, or TFT LCD as described above, or a non-flat-panel display, such as a CRT or other tube device,.
  • the display 30 includes an interferometric modulator display, as described herein.
  • the components of one embodiment of exemplary display device 40 are schematically illustrated in Figure 6B.
  • the illustrated exemplary display device 40 includes a housing 41 and can include additional components at least partially enclosed therein.
  • the exemplary display device 40 includes a network interface 27 that includes an antenna 43 which is coupled to a transceiver 47.
  • the transceiver 47 is connected to a processor 21, which is connected to conditioning hardware 52.
  • the conditioning hardware 52 may be configured to condition a signal (e.g. filter a signal).
  • the conditioning hardware 52 is connected to a speaker 45 and a microphone 46.
  • the processor 21 is also connected to an input device 48 and a driver controller 29.
  • the driver controller 29 is coupled to a frame buffer 28, and to an array driver 22, which in turn is coupled to a display array 30.
  • a power supply 50 provides power to all components as required by the particular exemplary display device 40 design.
  • the network interface 27 includes the antenna 43 and the transceiver 47 so that the exemplary display device 40 can communicate with one ore more devices over a network. In one embodiment the network interface 27 may also have some processing capabilities to relieve requirements of the processor 21.
  • the antenna 43 is any antenna for transmitting and receiving signals. In one embodiment, the antenna transmits and receives RF signals according to the IEEE 802.11 standard, including IEEE 802.11 (a), (b), or (g). In another embodiment, the antenna transmits and receives RF signals according to the BLUETOOTH standard. In the case of a cellular telephone, the antenna is designed to receive CDMA, GSM, AMPS, W-CDMA, or other known signals that are used to communicate within a wireless cell phone network.
  • the transceiver 47 pre-processes the signals received from the antenna 43 so that they may be received by and further manipulated by the processor 21.
  • the transceiver 47 also processes signals received from the processor 21 so that they may be transmitted from the exemplary display device 40 via the antenna 43.
  • the transceiver 47 can be replaced by a receiver.
  • network interface 27 can be replaced by an image source, which can store or generate image data to be sent to the processor 21.
  • the image source can be a digital video disc (DVD) or a hard-disc drive that contains image data, or a software module that generates image data.
  • Processor 21 generally controls the overall operation of the exemplary display device 40.
  • the processor 21 receives data, such as compressed image data from the network interface 27 or an image source, and processes the data into raw image data or into a format that is readily processed into raw image data.
  • the processor 21 then sends the processed data to the driver controller 29 or to frame buffer 28 for storage.
  • Raw data typically refers to the information that identifies the image characteristics at each location within an image. For example, such image characteristics can include color, saturation, and gray-scale level.
  • the processor 21 includes a microcontroller, CPU, or logic unit to control operation of the exemplary display device 40.
  • Conditioning hardware 52 generally includes amplifiers and filters for transmitting signals to the speaker 45, and for receiving signals from the microphone 46. Conditioning hardware 52 may be discrete components within the exemplary display device 40, or may be incorporated within the processor 21 or other components.
  • the driver controller 29 takes the raw image data generated by the processor 21 either directly from the processor 21 or from the frame buffer 28 and reformats the raw image data appropriately for high speed transmission to the array driver 22. Specifically, the driver controller 29 reformats the raw image data into a data flow having a raster-like format, such that it has a time order suitable for scanning across the display array 30. Then the driver controller 29 sends the formatted information to the array driver 22.
  • a driver controller 29, such as a LCD controller is often associated with the system processor 21 as a stand-alone Integrated Circuit (IC), such controllers may be implemented in many ways. They may be embedded in the processor 21 as hardware, embedded in the processor 21 as software, or fully integrated in hardware with the array driver 22.
  • IC Integrated Circuit
  • the array driver 22 receives the formatted information from the driver controller 29 and reformats the video data into a parallel set of waveforms that are applied many times per second to the hundreds and sometimes thousands of leads coming from the display's x-y matrix of pixels.
  • driver controller 29 is a conventional display controller or a bi-stable display controller (e.g., an interferometric modulator controller).
  • array driver 22 is a conventional driver or a bi-stable display driver (e.g., an interferometric modulator display).
  • a driver controller 29 is integrated with the array driver 22.
  • display array 30 is a typical display array or a bi-stable display array (e.g., a display including an array of interferometric modulators).
  • the input device 48 allows a user to control the operation of the exemplary display device 40.
  • input device 48 includes a keypad, such as a QWERTY keyboard or a telephone keypad, a button, a switch, a touch-sensitive screen, a pressure- or heat-sensitive membrane.
  • the microphone 46 is an input device for the exemplary display device 40. When the microphone 46 is used to input data to the device, voice commands may be provided by a user for controlling operations of the exemplary display device 40.
  • Power supply 50 can include a variety of energy storage devices as are well known in the art.
  • power supply 50 is a rechargeable battery, such as a nickel-cadmium battery or a lithium ion battery.
  • power supply 50 is a renewable energy source, a capacitor, or a solar cell, including a plastic solar cell, and solar-cell paint.
  • power supply 50 is configured to receive power from a wall outlet.
  • control programmability resides, as described above, in a driver controller which can be located in several places in the electronic display system. In some cases control programmability resides in the array driver 22. The above- described optimization may be implemented in any number of hardware and/or software components and in various configurations.
  • Figures 7A-7E illustrate five different embodiments of the movable reflective layer 14 and its supporting structures.
  • Figure 7 A is a cross section of the embodiment of Figure 1, where a strip of metal material 14 is deposited on orthogonally extending supports 18.
  • the moveable reflective layer 14 of each interferometric modulator is square or rectangular in shape and attached to supports at the corners only, on tethers 32.
  • the moveable reflective layer 14 is square or rectangular in shape and suspended from a deformable layer 34, which may comprise a flexible metal.
  • the deformable layer 34 connects, directly or indirectly, to the substrate 20 around the perimeter of the deformable layer 34. These connections are herein referred to as support posts.
  • the embodiment illustrated in Figure 7D has support post plugs 42 upon which the deformable layer 34 rests.
  • the movable reflective layer 14 remains suspended over the gap, as in Figures 7A-7C, but the deformable layer 34 does not form the support posts by filling holes between the deformable layer 34 and the optical stack 16. Rather, the support posts are formed of a planarization material, which is used to form support post plugs 42.
  • the embodiment illustrated in Figure 7E is based on the embodiment shown in Figure 7D, but may also be adapted to work with any of the embodiments illustrated in Figures 7A-7C as well as additional embodiments not shown.
  • bus structure 44 In the embodiment shown in Figure 7E, an extra layer of metal or other conductive material has been used to form a bus structure 44. This allows signal routing along the back of the interferometric modulators, eliminating a number of electrodes that may otherwise have had to be formed on the substrate 20.
  • the interferometric modulators function as direct-view devices, in which images are viewed from the front side of the transparent substrate 20, the side opposite to that upon which the modulator is arranged.
  • the reflective layer 14 optically shields the portions of the interferometric modulator on the side of the reflective layer opposite the substrate 20, including the deformable layer 34. This allows the shielded areas to be configured and operated upon without negatively affecting the image quality.
  • such shielding allows the bus structure 44 in Figure 7E, which provides the ability to separate the optical properties of the modulator from the electromechanical properties of the modulator, such as addressing and the movements that result from that addressing.
  • This separable modulator architecture allows the structural design and materials used for the electromechanical aspects and the optical aspects of the modulator to be selected and to function independently of each other.
  • the embodiments shown in Figures 7C-7E have additional benefits deriving from the decoupling of the optical properties of the reflective layer 14 from its mechanical properties, which are carried out by the deformable layer 34. This allows the structural design and materials used for the reflective layer 14 to be optimized with respect to the optical properties, and the structural design and materials used for the deformable layer 34 to be optimized with respect to desired mechanical properties.
  • alternate drive schemes may be utilized to minimize the power required to drive the display, as well as to allow a common line of electromechanical devices to be written to in a shorter amount of time.
  • a release or relaxation time of an electromechanical device such as an interferometric modulator may be longer than an actuation time of the electromechanical device, as the electromechanical device may be pulled to an unactuated or released state only via the mechanical restoring force of the movable layer.
  • the electrostatic force actuating the electromechanical device may act more quickly on the electromechanical device to cause actuation of the electromechanical device.
  • FIG. 8 illustrates an exemplary 2x3 array segment 100 of interferometric modulators, wherein the array includes three common lines HOa, HOb, and 110c, and two segment lines 120a, 120b.
  • An independently addressable pixel 130, 131, 132, 133, 134, and 135 is located at each intersection of a common line and a segment line.
  • the voltage across pixel 130 is the difference between the voltages applied on common line 1 10a and segment line 120a.
  • This voltage differential across a pixel is alternately referred to herein as a pixel voltage.
  • pixel 131 is the intersection of common line 110b and segment line 120a
  • pixel 132 is the intersection of column line 110c and segment line 120a.
  • Pixels 133, 134, and 135 are the intersections of segment line 120b with common lines 110a, 110b, and 110c, respectively.
  • the common lines comprise a movable electrode, and the electrode in the segment lines are fixed portions of an optical stack, but it will be understood that in other embodiments the segment lines may comprise movable electrodes, and the common lines may comprise fixed electrodes.
  • Common voltages may be applied to common lines 110a, 110b, and 110c by common driver circuitry 102, and segment voltages may be applied to segment lines 120a and 120b via segment driver circuitry 104.
  • each of the pixels 130-135 may be substantially identical, with similar or identical electromechanical properties.
  • the gap between the movable electrode and the optical stack when the electromechanical device is in the unactuated position may be substantially identical for each of the pixels, and the pixels may have substantially identical actuation and release voltages, and therefore substantially identical hysteresis windows.
  • the exemplary array segment 100 may comprise three colors of subpixels, with each of the pixels 130-135 comprising a subpixel of a particular color.
  • the colored subpixels may be arranged such that each common line 1 10a, 110b, 110c defines a common line of subpixels of similar colors.
  • pixels 130 and 133 along common line 110a may comprise red subpixels
  • pixels 131 and 134 along common line 1 10b may comprise green subpixels
  • pixels 132 and 135 along common line 110a may comprise blue subpixels.
  • the 2x3 array may in an RGB display represent two color pixels 138a and 138b, where the color pixel 138a comprises red subpixel 130, green subpixel 131 , and blue subpixel 132, and the color pixel 138b comprises red subpixel 133, green subpixel 134, and blue subpixel 135.
  • subpixels of more than one color may be arranged along a single common line.
  • 2x2 regions of the display may form pixels, such that for example, pixel 130 may be a red subpixel, pixel 133 may be a green subpixel, pixel 131 may be a blue subpixel, and pixel 134 may be a yellow subpixel.
  • the voltage V SEG applied on segment lines 120a and 120b is switched between a high segment voltage VS H and a low segment voltage VS L .
  • the voltage V COM applied on common lines 110a, 110b, and 110c is switched between 5 different voltages, one of which is a ground state in certain embodiments.
  • the four non-ground voltages are a high hold voltage VC HOL D H , a high address voltage VC ADD _ H (alternately referred to herein as an overdrive or select voltage), a low hold voltage VC HOLD L , and a low address voltage VC A DD L -
  • the hold voltages are selected such that the pixel voltage will always lie within the hysteresis windows of the pixels (the positive hysteresis value for the high hold voltage and the negative hysteresis value for the low hold voltage) when appropriate segment voltages are used, and the absolute values of the possible segment voltages are sufficiently low that a pixel with a hold voltage applied on its common line will thus remain in the current state regardless of the particular segment voltage currently applied on its segment line.
  • the high segment voltage VS H may be a relatively low voltage, on the order of 1V-2V, and the low segment voltage VS L may be ground. Because the high and low segment voltages are not symmetric about the ground, the absolute value of the high hold and address voltages may be less than the absolute value of the low hold and address voltages (as can be seen later with respect to, e.g., Figure 9A). As it is the pixel voltage which controls actuation, not just the particular line voltages, this offset will not affect the operation of the pixel in a detrimental manner, but needs merely to be accounted for in determining the proper hold and address voltages.
  • the positive and negative hysteresis windows may be different for certain electromechanical devices, and an offset voltage along the common line may be used to account for that difference.
  • the high and low hold voltages are dependent upon the high segment voltage VS H , as well as an offset voltage Vos which may represent the midway point between the positive and negative hysteresis values and a bias voltage V BIAS which may represent the difference between the midpoint of the hysteresis window and the offset voltage Vos-
  • a suitable high hold voltage may be given by
  • VCHOLD_H '/2VS H - V os + V B IAS
  • VCHOLD . H 1 AVSH - V 05 - V B ,AS.
  • High and low address voltages VC ADD _ H and VC ADD _ L may be obtained by adding an additional voltage V ADD to the high hold voltage, and subtracting V ADD from the low hold voltage.
  • the voltages may be defined more generically to deal with embodiments where the low frequency voltage is not set to ground by replacing the term /WS H with the term /4 ⁇ V, where ⁇ V represents the difference between any given high and low segment voltages.
  • a hold voltage need not be placed in the middle of a hysteresis window, and the value selected for V BIAS may be larger or smaller than the exemplary value discussed above.
  • Figure 9A illustrates exemplary voltage waveforms which may be applied on the segment lines and common lines of Figure 8, and Figure 9B illustrates the resulting pixel voltages across the pixels of Figure 8 in response to the applied voltages.
  • Waveform 220a represents the segment voltage as a function of time applied along segment line 120a of Figure 8
  • waveform 220b represents the segment voltage applied along segment line 120b.
  • Waveform 210a represents the common voltage applied along column line HOa of Figure 8
  • waveform 210b represents the common voltage applied along column line HOb
  • waveform 210c represents the common voltage applied along column line 110c.
  • Waveform 230 represents the pixel voltage across pixel 130, and waveforms 231-235 similarly represent the pixel voltages across pixels 131-135, respectively.
  • each of the common line voltages begins at a high hold value VCH OLD _ H such as high hold value 240a of waveform 220a.
  • VCH OLD _ H such as high hold value 240a of waveform 220a.
  • the segment line voltage for segment line 120a is at a low segment voltage VS L 250a
  • the segment line voltage for segment line 120b is at a high segment voltage VS H 250b.
  • pixel 130 is exposed to the largest voltage differential during the application of VCH OLD _ H for the given V SEG parameters, and it can be seen in waveform 230 (the difference between the waveforms 210a and 220a) that this voltage differential across pixel 130 does not move the pixel voltage beyond a negative actuation voltage 264.
  • pixel 133 is exposed to the smallest voltage differential during the application of VC HOLD _H for the given V SEG parameters, and the voltage across pixel 133 does not move beyond the negative release threshold, as can be seen in waveform 233.
  • the state of the pixels 110 and 1 13 along common line HOa remains constant during application of the high hold voltage VC HOLD H along common line 110a, regardless of the state of the segment voltages.
  • the common line voltage on line 110a (waveform 210a) then moves to a low hold value VC HOLD _ L 246a.
  • the segment line voltage for segment line 120a (waveform 210a) is at a high segment voltage VS H 252a
  • the segment line voltage for segment line 120b (waveform 210b) is at a low segment voltage VS L 250b.
  • the voltage across each of pixels 130 and 133 moves past the positive release voltage 262 to within the positive hysteresis window without moving beyond the positive actuation voltage 260, as can be seen in waveforms 230 and 233 of Figure 9B. Pixels 130 and 133 thus remain in their previously released state.
  • the common line voltage on line 1 10a (waveform 210a) is then decreased to a low address voltage VC ADD J L 248a.
  • the behavior of the pixels 130 and 133 is now dependent upon the segment voltages currently applied along their respective segment lines.
  • the segment line voltage for segment line 120a is at a high segment voltage VS H 252a, and the pixel voltage of pixel 130 increases beyond the positive actuation voltage 260, as can be seen in waveform 230 of Figure 9B. Pixel 130 is thus actuated at this time.
  • the pixel voltage (waveform 233) does not increase beyond the positive actuation voltage, so pixel 133 remains unactuated.
  • the common line voltage along line HOa (waveform 210a) is increased back to the low hold voltage 246a.
  • the voltage differential across the pixels remains within the hysteresis window when the low hold voltage 226a is applied, regardless of the segment voltage.
  • the voltage across pixel 130 (waveform 230) thus drops below the positive actuation voltage 260 but remains above the positive release voltage 262, and thus remains actuated.
  • the voltage across pixel 133 (waveform 233) does not drop below the positive release voltage 262, and will remain unactuated.
  • Figure 10 is a table illustrating pixel behavior as a function of voltages applied on the common and segment lines.
  • a release common voltage VC REL which as noted above may be a ground state in many embodiments, will always result in release of the pixel, whether the segment voltage is at a high segment voltage VS H or a low segment voltage VS L .
  • a hold voltage (VC HOLD H or VC HOLD J H ) along a common line will maintain a pixel in a stable state regardless of the segment voltage VS H or VS L applied, and not cause an unactuated pixel to actuate, or an actuated pixel to unactuate.
  • a low segment voltage VS L can be applied along segment lines to cause desired pixels along that common line to actuate, and a high segment voltage VS H can be applied along the other segment lines to cause the remaining pixels to remain unactuated.
  • a low address voltage VC ADD _ L voltage is applied along a common line, application of a high segment voltage VS H will cause actuation of desired pixels along that common line to actuate, and a low segment voltage VS L will cause pixels to remain unactuated.
  • the initial common line HOa may be addressed again, beginning the process of writing another frame. It can be seen that in the second write process on the first common line 110a (waveform 210a), a positive hold and address voltage are used. It can also be seen that during a negative polarity write cycle, when the low hold and address voltages are used, a high segment voltage will cause actuation of the pixel along that segment line. Similarly, during a positive polarity write cycle, the low segment voltage will cause actuation of the pixel along that segment line, because the absolute value of the pixel voltage, the voltage differential between the voltages applied on the common and segment lines for that pixel, will be as large as possible. Because this meaning of the state of the segment data (referred to herein as the "sense" of the data) alternates in this embodiment on a frame to frame basis, the polarity of the write procedures must be tracked so that the segment voltages can be properly formatted.
  • the offset voltage has been set at OV for the purposes of simplification, but other suitable offset voltages may be used.
  • the common lines are lines of interferometric modulators having differing electromechanical characteristics, such as subpixels configured to reflect different colors
  • the actuation, release and offset voltages may be different.
  • both the offset voltage and the bias voltages may be different for different common lines, resulting in potentially different values for each of the 5 voltages which can be applied on the common line.
  • the use of an offset voltage may require the inclusion of an additional voltage regulator within the driver circuitry to supply the offset voltage, and the use of multiple offset voltages for each color may require an additional voltage regulator per color.
  • the segment voltage may not vary between a low segment voltage and ground, but may instead vary between a high and low segment voltage such as a positive segment voltage and a negative segment voltage.
  • a high and low segment voltage such as a positive segment voltage and a negative segment voltage.
  • the positive and negative hold and address voltages may be substantially symmetrical about the offset voltage.
  • both the segment voltages may have the same polarity, such as an embodiment where the high segment voltage is set to 2.5V, and the low segment voltage is set to 0.5 volts. In certain embodiments, however, minimizing the absolute value of the segment voltages may simplify the segment drivers.
  • a first frame is written by writing to the each of the common once using a series of address voltages having the same polarity.
  • the polarity of the second frame is then inverted, by writing to each of the common lines once using a series of address voltages having the opposite polarity.
  • the polarity may continue to be switched at the end of the write procedures for each frame. This frame inversion may help to balance charge accumulation across the pixels of the device by alternating the polarity of the write procedures.
  • the polarity may be inverted prior to the end of the process of writing a full frame, such as on a line by line basis.
  • the common lines are arranged in color groups, with each group including one common line of a particular color of interferometric modulators, the polarity may be altered after each color group.
  • FIG 11 illustrates voltage signals usable in such an embodiment.
  • Voltages 320a and 320b are segment voltages which vary between a high segment voltage and ground, as discussed above with respect to voltages 220a and 220b of Figure 9A.
  • Voltage 320a may be applied along segment line 320a
  • voltage 320b may be applied along segment line 320b.
  • voltages 310a, 310b, and 310c may be applied along common lines 110a, 1 10b, and 110c, respectively.
  • voltage 310a first includes a write procedure having a negative polarity performed along common line 1 10a. Subsequently, a write procedure having a positive polarity is performed along common line HOb using voltage 310b. The polarity of the write procedure continues to alternate on a line by line basis. In the illustrated embodiment, because there are an odd number of common lines, the polarity of write procedures performed along a given common line will alternate over time, as well. In embodiments in which there is an even number of common lines, the polarity of the write procedure on the final common line may be used as the polarity of the next write procedure on the first common line, so as to maintain the alternating polarity along a given common line.
  • the polarity of a particular write procedure such as the write procedure for the first line in a frame may be selected on a pseudo-random basis.
  • the polarity of subsequent write procedures in that fram may be alternated on a line-by-line or color group basis, or may themselves be selected on a pseudo-random basis.
  • a low voltage drive scheme may be modified to perform at least some of the steps leading up to application of the address voltage on common lines other than the common line currently being addressed.
  • extending the release and write procedure across multiple line times may allow faster refresh rates for a display. Because all voltages other than those used for the high and low addressing voltages are selected to have no effect not to actuate the interferometric modulators, regardless of the addressing voltage, the segment voltages can be set to appropriate values to write data to the common line currently being addressed, without affecting the state of pixels along other common lines.
  • Figure 12 illustrates an embodiment in which a release and write procedure is performed over three line times.
  • the common line two lines ahead of the line currently being written to is released, and the common line one line ahead of the line currently being written to is moved to an appropriate hold voltage. It will be understood, however, that the common lines may be addressed in any appropriate order, and that the common lines need not be addressed in a sequential basis as shown in the previously illustrated embodiments.
  • Figure 12 depicts waveforms representing voltages which may be applied on three different common lines, such as common lines 110a, 110b, and 110c.
  • waveform 410a represents voltages which may be applied on a common line having red subpixels
  • waveform 410b represents voltages which may be may be applied on a common line having green subpixels
  • waveform 410c represents voltages which may be applied on a common line having blue subpixels.
  • other parameters of the waveforms 410a, 410b, and 410c may be varied, as well.
  • the waveform 410a is at a ground state 444a for the duration of the line time 470.
  • these waveforms may remain in the ground state for a length of time greater than a single line time.
  • the transition between a high hold voltage and a low hold voltage may result in a voltage within the release window of the pixel being applied for a sufficient amount of time to cause the device to release.
  • a fixed release voltage such as voltage 444a need not be applied for a specific period of time on the column line.
  • the voltage 410a is increased to a high hold value 440a. Because the increase to the high hold value 440a will not result in actuation of any of the interferometric modulators, the voltage need not remain at the high hold value 440a for as long as it remains at the ground value 444a.
  • the voltage 410b remains at the ground state 444b during this line time 471, and the voltage 410c is increased from the low hold state 446c to the ground state 444c.
  • the voltage 410a is increased from the high hold voltage 440a to a high address or overdrive voltage 442a for a period of time sufficient to ensure that all pixels along common line HOa intended to be actuated will be actuated.
  • a positive polarity write procedure is thus performed, wherein any pixel in common line 1 1 Oa located along a segment line where the low segment voltage is applied will be actuated, and any pixel located along a segment line where the high segment voltage is applied will remain unactuated.
  • the voltage is then lowered back down to the high hold voltage 440a.
  • the voltage 410b is lowered to a low hold voltage 446b, and the voltage 410c remains at ground state 444c.
  • a negative polarity write procedure is performed along column line HOb, wherein the voltage 410b is decreased from low hold voltage 446b to low address voltage 448b for a period of time sufficient to actuate desired pixels along common line 110b.
  • the release procedure and the application of the hold voltage affect pixels in a consistent manner independent of the segment voltage when the segment voltages are properly selected.
  • These procedures can thus be applied to any desired common line regardless of the data being written to a common line during a particular line time.
  • the line time can thus be made a function only of the write time to ensure actuation, rather than a function of the release time, as well.
  • actuation and release voltages may vary for interferometric modulators of different colors, manufacturing variances or other factors may lead to interferometric modulators of the same color having some variance in actuation or release voltages.
  • the actuation voltages and release voltages may thus be treated as a small range of voltages. Some margin of error may also be assumed, and used to define a buffer between expected values for the various voltages.
  • Figure 13 illustrates a range of voltages which can be applied at various times, spanning primarily positive voltages, in contrast to Figure 3, which illustrates both positive and negative voltage ranges.
  • a ground voltage 502 is illustrated, as well as an offset voltage Vos 504.
  • a high segment voltage VS H 510 which in the illustrated embodiment is positive
  • a low segment voltage VS L 512 which in the illustrated embodiment is negative
  • the absolute value of the segment voltages 510, 512 is smaller than the DC release voltages in both polarities, and the offset voltage is thus relatively small.
  • the positive release voltage 520 is shown having a width of 522, due to variance in the release voltage on the line or array of interferometric modulators.
  • the positive actuation voltage 524 has an illustrated width of 526.
  • the high hold voltage VC HOLD _ H 530 falls within the hysteresis window 528 extending between the positive actuation voltage 524 and the positive release voltage 520.
  • Line 532 represents the pixel voltage when the common line voltage is set to high hold voltage 530 and the segment line voltage is set to the high segment voltage VS H
  • line 534 represents the pixel voltage when the common line voltage is set to high hold voltage 530 and the segment line voltage is set to the low segment voltage VS L .
  • both lines 532 and 534 lie within the hysteresis window 528, as well, ensuring that the pixel voltage remains within the hysteresis window when the high hold voltage VC HOLD is applied along the common line.
  • Line 540 represents the pixel voltage when the high addressing or overdrive voltage VC ADD _ H is applied along the common line, and the segment voltage is the low segment voltage VS L .
  • Line 542 represents the pixel voltage when the high addressing or overdrive voltage VC ADD H is applied along the common line, and the segment voltage is the high segment voltage VS H - AS can be seen, line 540 is located above the positive actuation voltage 524, and will therefore result in an actuation of the pixel. Line 542 is located within the hysteresis window 528, and will not result in a change in the state of the pixel.
  • VC ADD _ H VCH OLD _ H + 2VS H
  • the line 542 will be located at the same location as line 534.
  • a minimum value for the voltage swing ⁇ VS may be given by the variation in the actuation voltages. Since the voltage swing ⁇ VS is in certain embodiments the same for positive and negative write procedures, the larger of the variation in the positive and negative actuation voltages may be a minimum value for ⁇ VS. Furthermore, since ⁇ VS is in certain embodiments the same for each of the common lines of differently colored subpixels, the subpixel color with the largest variation in actuation times over the array may control the minimum value for the voltage swing ⁇ VS. In certain embodiments, an additional buffer value is utilized in determining the various voltages, to avoid unintentional actuation of pixels.
  • the actuation time is dependent also upon the addressing voltage (alternately referred to as the overdrive voltage, as noted above), as an increased addressing voltage will increase the rate of charge flow to the interferometric modulator, increasing the electrostatic force acting on the movable layer.
  • the actuation time of the pixels may be increased due to the increase in electrostatic force seen by all of the addressed pixels. If the actuation voltage window can be made as small as possible, it can be ensured that each of the pixels will see additional electrostatic force for a given voltage swing, and the line time may be reduced accordingly.
  • the use of a low voltage drive scheme such as the one discussed above may provide multiple advantages over the high- voltage drive scheme.
  • One notable advantage is the reduced power consumption under most circumstances.
  • the energy needed to "rip" or render an image is dependent on the current image on the display array, and controlled by the energy required to switch the segment voltages from their previous value to their intended value.
  • the switch in segment voltages in the high voltage drive scheme generally requires a switch between the positive bias voltage and the negative bias voltage
  • the segment voltage swing is on the order of roughly 12 volts, assuming a bias voltage of roughly 6 volts.
  • the segment voltage swing in the low voltage drive scheme may be on the order of roughly 2 volts.
  • the energy required to rip an image is thus is reduced by a factor of up to (2/12) 2 , a significant energy savings.
  • the use of low voltage along the segment lines reduces the risk of unintended pixel switching due to coupling of the segment signals into the common lines.
  • the amplitude and duration of any spurious signals resulting from cross-talk is reduced, lowering the likelihood of false pixel switching.
  • This also lessens constraints on resistance throughout the array and in the periphery, allowing the use of materials and designs having higher resistance, or the use of narrower routing lines in the periphery of the array.
  • the range of usable voltages within the hysteresis window is also increased. Because the high voltage drive scheme discussed above does not intentionally unactuate and reactuate an already actuated pixel when the pixel is to remain actuated across two consecutive frames, unintended actuation of the pixel must be avoided.
  • the use of a bias voltage significantly higher than the DC release voltage can mitigate this problem by ensuring that the switching between positive and negative hysteresis values is sufficiently fast, but doing so limits the usable bias voltages to within the flash bias window, which is smaller than the DC hysteresis window and is image dependent. In contrast, because each pixel is released for a period of time before reactuation in the low voltage drive scheme, unintentional release is not a concern, and the entire DC hysteresis window can be used.
  • the low voltage segment driver circuitry may also reduce the cost of the driver circuitry. Because of the lower voltages used, the segment driver circuitry can be build with digital logic circuitry. This may be particularly useful in large panels having multiple integrated circuits driving the panel. Some additional complexity is introduced in the common driver circuitry, as the common driver circuitry is configured to output five different voltages on a given common line, but this complexity is offset by the simplification of the segment driver circuitry.
  • the low voltage driver circuitry also permits the use of smaller, faster interferometric modulator pixels.
  • the high voltage drive scheme may become impractical for smaller interferometric modulator elements.
  • the use of interferometric modulators at or below 45 ⁇ m pitch may be impractical using a high voltage drive scheme, due in part to the actuation speed of the pixels, which could release too quickly.
  • interferometric modulators at or below 38 ⁇ m pitch are usable using a low voltage drive scheme such as the drive schemes discussed herein.
  • the line time of the interferometric modulators can be significantly reduced, as well. Using the high voltage drive scheme may be difficult for line times less than 100 ⁇ s on a display, but using the low voltage drive scheme, line times less than 10 ⁇ s are possible. In certain embodiments, the line time required by the low voltage drive schemes may be reduced to a point where the content in a given frame is written twice, once using a positive polarity, and once using a negative polarity. This double writing process is an ideal charge balancing process, as it is not dependent upon the probability of charge balancing over a large number of frames. Rather, each pixel is charge balanced within each frame by writing in both positive and negative polarities.
  • the applied voltage across the pixel may constantly alternate between two voltages within the hysteresis window due to application of alternating segment voltages over the corresponding segment line.
  • the position of the movable layer is determined based upon a position which equalizes the mechanical restoring force and the electrostatic force resulting from the pixel voltage differential.
  • the color reflected by an interferometric modulator is a function of the position of the movable layer relative to the optical stack, this variation in position can result in a variation in the color reflected by the interferometric modulator in an actuated state between two unactuated colors.
  • the constant polarity across regions of the array during a given frame may cause some visible flicker of the segment lines, as a given segment voltage will affect almost all unactuated pixels along a segment line in the same manner.
  • line inversion of the type discussed above may mitigate this flicker, as adjacent pixels along a segment line may be affected in opposite ways by a given segment voltage, producing a much finer visual pattern which may appear to blend the two unactuated color states together.
  • the segment voltage may be deliberately switched during each line time to ensure that unactuated pixels spend half their time in each of the two unactuated color states.
  • Rapid refresh of a display may occur during display of video or similarly dynamic content, such that the next frame is written immediately or soon after the previous frame is finished.
  • a particular frame may be displayed for an extended period of time after the frame is written, by applying hold voltages on each of the common lines for a period of time. In certain embodiments, this may be due to the display of a relatively static image, such as the GUI of a mobile phone or other display.
  • the number of common lines in the display may be sufficiently small, particularly in embodiments with slow refresh rates or short line times, that the write time for a frame is significantly shorter than the display time for the frame.
  • the operation of a particular GUI or other display of information may only require a portion of a display may be updated in a given frame, and other portions of the display need not be addressed.
  • flicker may be avoided or mitigated by maintaining the segment voltages at a constant voltage during this time period.
  • each of the segment voltages are maintained at the same voltage, which may be the high segment voltage, the low segment voltage, or an intermediate voltage.
  • the voltages may be maintained at the voltage used to write data to the last common line.
  • Figure 14 illustrates an embodiment of a display scheme having an extended hold sequence 580 following a frame write 570.
  • the common line voltage applied on a first column line such as common line HOa of the 2x3 array of Figure 8 is at a high hold voltage 540a at the end of the frame write 570 (see waveform 510a).
  • the common line voltage applied on a second column line such as common line 110b is at a low hold voltage 546b at the end of frame write 570 (see waveform 510b)
  • the common line voltage applied on a third common line, such as common line 1 10c is at a high hold voltage 540c.
  • segment voltages applied on segment lines vary between high segment voltages 550a, 550b and low segment voltages 552a, 552b (see waveforms 520a and 520b, respectively). It can be seen that both of the segment voltage waveforms 520a and 520b are centered around ground, but that other segment voltage values are possible, as discussed above.
  • the voltage applied on segment line 120a moves to an intermediate voltage 554a
  • the voltage applied on segment line 120b moves to an intermediate voltage 554b.
  • the segment voltages could alternately move to either the high or low segment voltages, or any other voltage, but the use of ground as the segment voltage during the hold state means that the pixel voltage across a given pixel will be substantially equal to the common line voltage applied along the corresponding common line, which may simplify a determination of a desired hold voltage in further embodiments.
  • the pixel voltage across unactuated pixels on a given common line will be equal.
  • Similar hold voltages are applied on multiple common lines the pixel voltages for all unactuated pixels with a given applied hold voltage will be equal.
  • the hold voltages along the common lines may be also be adjusted to account for this effect.
  • at least one of the low and high hold voltages for a given color may be adjusted to bring the absolute values of the pixel voltages of the pixels at the high and low voltages closer to one another. If the absolute values of the pixel voltages are made substantially equal to one another, all unactuated pixels of a given color will reflect substantially the same color, providing better color uniformity across the display.
  • the hold voltages for various colors in a multi-color display such as an RGB display may be optimized for the purposes of white balance, such that the color reflected by a combination of the red, green, and blue pixels is at a particular white point to provide a desired white balance.
  • both the high and low hold voltages for a given color may be adjusted to provide a desired pixel voltage. For example, a particular shade of red requiring a particular pixel voltage may be desired, and both the high and low voltages may be optimized to provide that desired pixel voltage when the constant segment voltage is applied on the segment lines.
  • the hold voltage is limited to voltages which will not cause actuation or release of pixels when either the highest or lowest segment voltage is applied. In contrast, no such margin is required when the applied segment voltage is constant, so the range of possible hold voltages which can be applied along the common lines without changing the state of the pixels is increased. In particular, hold voltages which are closer to the actuation and release voltages of the pixel may be used. In certain embodiments, voltages in this additional range of available voltages may be selected for the hold voltage.
  • the optimized hold voltage may be used for the hold voltage even during the frame write periods. However, because the range of voltages which can be used as a hold voltage during the extended hold period 580 is increased, hold voltages which may not be used during the frame write 570 may be used once the frame write 570 is concluded, and constant segment voltages are being applied.
  • This post-write adjustment of the hold voltage is illustrated in Figure 14, in which the voltage on common line HOa (waveform 510) increases from a high hold voltage 540a to an optimized hold voltage 549a.
  • the voltage on common line 110b increases from a low hold voltage 446a to an optimized hold voltage 549b
  • the voltage on common line 110c decreases from a high hold voltage 540c to an optimized hold voltage 549c.
  • Suitable optimized hold voltages may be determined on a panel by panel basis to account for variations in the manufacturing process. By measuring characteristics of the interferometric modulators, such as the capacitance of the interferometric modulators, appropriate pixel voltages and hold voltages may be determined which provide a desired optical response.
  • hold voltages may be optimized even in displays without extended hold periods. Because there may be some room in a given embodiment to adjust the hold voltage while ensuring that the pixel voltage remains within the hysteresis window when the hold voltage is applied along the common line, a hold voltage which minimizes the visual effect of this variation in the position of the movable layer may be selected as the hold voltage.
  • the bias voltage may be selected such that the two hold positions of an unactuated interferometric modulator reflect different shades of the same color, rather than shifting towards another color in one of the states.
  • interferometric modulators of particular colors may instead be arranged along segment lines in other embodiments.
  • different values for high and low segment voltages may be used for specific colors, and identical hold, release and address voltages may be applied along common lines.
  • different values for high and low segment voltages may be used in conjunction with different values for hold and address voltages along the common lines, so as to provide appropriate pixel voltages for each of the four colors.
  • the methods of testing described herein may be used in combination with other methods of driving electromechanical devices.

Abstract

A method of driving electromechanical devices such as interferometric modulators includes applying a voltage along a common line to release the electromechanical devices along the common line, followed by applying an address voltage along the common line to actuate selected electromechanical devices along the common line based on voltages applied along segment lines. Hold voltages may be applied along common lines between applications of release and address voltages, and the segment voltages may be selected to be sufficiently small that the segment voltages will not affect the state of the electromechanical devices along other common lines not being written to.

Description

LOW VOLTAGE DRIVER SCHEME FOR INTERFEROMETRIC MODULATORS
BACKGROUND OF THE INVENTION Field of the Invention
[0001] This invention is related to methods and devices for driving electromechanical devices such as interferometric modulators. Description of the Related Art
[0002] Electromechanical systems include devices having electrical and mechanical elements, actuators, transducers, sensors, optical components (e.g., mirrors), and electronics. Electromechanical systems can be manufactured at a variety of scales including, but not limited to, microscales and nanoscales. For example, microelectromechanical systems (MEMS) devices can include structures having sizes ranging from about a micron to hundreds of microns or more. Nanoelectromechanical systems (NEMS) devices can include structures having sizes smaller than a micron including, for example, sizes smaller than several hundred nanometers. Electromechanical elements may be created using deposition, etching, lithography, and/or other micromachining processes that etch away parts of substrates and/or deposited material layers or that add layers to form electrical and electromechanical devices. In the following description, the term MEMS device is used as a general term to refer to electromechanical devices, and is not intended to refer to any particular scale of electromechanical devices unless specifically noted otherwise.
[0003] One type of electromechanical systems device is called an interferometric modulator. As used herein, the term interferometric modulator or interferometric light modulator refers to a device that selectively absorbs and/or reflects light using the principles of optical interference. In certain embodiments, an interferometric modulator may comprise a pair of conductive plates, one or both of which may be transparent and/or reflective in whole or part and capable of relative motion upon application of an appropriate electrical signal. In a particular embodiment, one plate may comprise a stationary layer deposited on a substrate and the other plate may comprise a metallic membrane separated from the stationary layer by an air gap. As described herein in more detail, the position of one plate in relation to another can change the optical interference of light incident on the interferometric modulator. Such devices have a wide range of applications, and it would be beneficial in the art to utilize and/or modify the characteristics of these types of devices so that their features can be exploited in improving existing products and creating new products that have not yet been developed.
SUMMARY OF THE INVENTION
[0004] In one aspect, a method of driving an array of electromechanical devices is provided, the method including performing an actuation operation on an electromechanical device within the array, where each actuation operation performed on the electromechanical device includes applying a release voltage across the electromechanical device, where the release voltage remains between a positive release voltage of the electromechanical device and a negative release voltage of the electromechanical device, and applying an address voltage across the electromechanical device, where the address voltage is either greater than a positive actuation voltage of the electromechanical device or less than a negative actuation voltage of the electromechanical device.
[0005] In another aspect, a display including a plurality of electromechanical display elements, is provided, the display including an array of electromechanical display elements, and driver circuitry configured to perform an actuation operation on an electromechanical device within the array, where each actuation operation performed on the electromechanical device includes applying a release voltage across the electromechanical device, where the release voltage remains between a positive release voltage of the electromechanical device and a negative release voltage of the electromechanical device, and applying an address voltage across the electromechanical device, where the address voltage is either greater than a positive actuation voltage of the electromechanical device or less than a negative actuation voltage of the electromechanical device
[0006] In another aspect, a method of driving an electromechanical device in an array of electromechanical devices is provided, the electromechanical device including a first electrode in electrical communication with a segment line spaced apart from a second electrode in electrical communication with a common line, the method including applying a segment voltage on the segment line, where the segment voltage varies between a maximum voltage and a minimum voltage, and where a difference between the maximum voltage and the minimum voltage is less than a width of a hysteresis window of the electromechanical device, applying a reset voltage on the common line, where the reset voltage is configured to place the electromechanical device in an unactuated state, and applying an overdrive voltage on the common line, where the overdrive voltage is configured to cause the electromechanical device to actuate based upon the state of the segment voltage.
[0007] In another aspect, a method of driving an array of electromechanical devices is provided, the array including a plurality of common lines and a plurality of segment lines, each electromechanical device including a first electrode in electrical communication with a common line spaced apart from a second electrode in electrical communication with a segment line, the method including applying a segment voltage on each of the plurality of segment lines, where the segment voltage applied on a given segment line is switchable between a high segment voltage state and low segment voltage state, and simultaneously applying a release voltage on a first common line and an address voltage on a second common line, where the release voltage causes release of all actuated electromechanical devices along the first common line independent of the state of a segment voltage applied to each electromechanical device, and where the address voltage causes actuation of electromechanical devices dependent upon the state of the segment voltage applied to a given electromechanical device.
[0008] In another aspect, a display device is provided, including an array of electromechanical devices, the array including a plurality of common lines and a plurality of segment lines, each electromechanical device including a first electrode in electrical communication with a common line spaced apart from a second electrode in electrical communication with a segment line, and driver circuitry configured to apply high segment voltage and a low segment voltage on segment lines, and configured to apply release voltages and address voltages on common lines, where the driver circuitry is configured to simultaneously apply a release voltage along a first common line and an address voltage along a second common line, where the high and low segment voltages are selected such that the release voltages release electromechanical devices located along a common line regardless of the applied segment voltage, and the address voltages cause actuation of certain electromechanical devices along a common line dependent upon the applied segment voltage. [0009] In another aspect, a method of balancing charges within an array of electromechanical devices, the array including a plurality of segment lines and a plurality of common lines, the method including perfoming a write operation on the common line, where performing a write operation includes selecting a polarity for the write operation based at least in part on charge-balancing criteria, performing a reset operation by applying a reset voltage across a common line, the reset voltage placing each of the electromechanical devices along a common line in an unactuated state, applying a hold voltage of the selected polarity across the common line, where the hold voltage does not cause any of the electromechanical devices along the common line to actuate, and simultaneously applying an overdrive voltage of the selected polarity across the common line and a plurality of segment voltages across the segment lines, where the segment voltages vary between a first polarity and a second polarity, and where the overdrive voltage causes the actuation of an electromechanical device when the polarity of the overdrive voltage and the polarity of the corresponding segment voltage are not the same.
BRIEF DESCRIPTION OF THE DRAWINGS
[0010] FIG. 1 is an isometric view depicting a portion of one embodiment of an interferometric modulator display in which a movable reflective layer of a first interferometric modulator is in a relaxed position and a movable reflective layer of a second interferometric modulator is in an actuated position.
[0011] FIG. 2 is a system block diagram illustrating one embodiment of an electronic device incorporating a 3x3 interferometric modulator display.
[0012] FIG. 3 is a diagram of movable mirror position versus applied voltage for one exemplary embodiment of an interferometric modulator of FIG. 1.
[0013] FIG. 4 is an illustration of a set of row and column voltages that may be used to drive an interferometric modulator display using a high voltage drive scheme. [0014] FIGS. 5A and 5B illustrate one exemplary timing diagram for row and column signals that may be used to write a frame of display data to the 3x3 interferometric modulator display of FIG. 2 using a high voltage drive scheme.
[0015] FIGS. 6A and 6B are system block diagrams illustrating an embodiment of a visual display device comprising a plurality of interferometric modulators.
[0016] FIG. 7 A is a cross section of the device of FIG. 1.
[0017] FIG. 7B is a cross section of an alternative embodiment of an interferometric modulator.
[0018] FIG. 7C is a cross section of another alternative embodiment of an interferometric modulator.
[0019] FIG 7D is a cross section of yet another alternative embodiment of an interferometric modulator.
[0020] FIG. 7E is a cross section of an additional alternative embodiment of an interferometric modulator.
[0021] FIG 8 is a schematic illustration of a 2x3 array of interferometric modulators.
[0022] FIG. 9A illustrates an exemplary timing diagram for segment and common signals that may be used to write frames of display data to the 2x3 display of FIG. 8 using a low voltage drive scheme.
[0023] FIG. 9B illustrates the resultant pixel voltages across the pixels of the array of FIG. 8 in response to the driving signals of FIG. 9A.
[0024] FIG. 10 is an illustration of a set of segment and common voltages that may be used to drive an interferometric modulator display using a low voltage drive scheme.
[0025] FIG. 11 illustrates an alternate timing diagram for segment and common signals which utilizes line inversion.
[0026] FIG. 12 illustrates a timing diagram for column signals which include extended write times.
[0027] FIG. 13 illustrates the relationships of several segment, column, or pixel voltages relative to a positive hysteresis window of an electromechanical device. [0028] FIG. 14 illustrates another exemplary timing diagram for segment and common signals that may be used in an embodiment with an extended hold time.
DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENT [0029] The following detailed description is directed to certain specific embodiments. However, the teachings herein can be applied in a multitude of different ways. In this description, reference is made to the drawings wherein like parts are designated with like numerals throughout. The embodiments may be implemented in any device that is configured to display an image, whether in motion (e.g., video) or stationary (e.g., still image), and whether textual or pictorial. More particularly, it is contemplated that the embodiments may be implemented in or associated with a variety of electronic devices such as, but not limited to, mobile telephones, wireless devices, personal data assistants (PDAs), hand-held or portable computers, GPS receivers/navigators, cameras, MP3 players, camcorders, game consoles, wrist watches, clocks, calculators, television monitors, flat panel displays, computer monitors, auto displays (e.g., odometer display, etc.), cockpit controls and/or displays, display of camera views (e.g., display of a rear view camera in a vehicle), electronic photographs, electronic billboards or signs, projectors, architectural structures, packaging, and aesthetic structures (e.g., display of images on a piece of jewelry). MEMS devices of similar structure to those described herein can also be used in non-display applications such as in electronic switching devices.
[0030] As displays based on electromechanical devices become larger, addressing of the entire display becomes more difficult, and a desired frame rate may be more difficult to achieve. In addition, as electromechanical display elements become smaller, their actuation time decreases, and care must be taken to avoid accidental or undesired actuation of the electromechanical display elements. A low voltage drive scheme, in which a given row of electromechanical devices is released before new information is written to the row, and in which the data information is conveyed using a smaller range of voltages, addresses these issues by allowing shorter line times. Furthermore, the low voltage drive scheme generally uses less power than previous drive schemes, and inhibits the onset of suction failure within the electromechanical display elements. [0031] One interferometric modulator display embodiment comprising an interferometric MEMS display element is illustrated in Figure 1. In these devices, the pixels are in either a bright or dark state. In the bright ("relaxed" or "open") state, the display element reflects a large portion of incident visible light to a user. When in the dark ("actuated" or "closed") state, the display element reflects little incident visible light to the user. Depending on the embodiment, the light reflectance properties of the "on" and "off states may be reversed. MEMS pixels can be configured to reflect predominantly at selected colors, allowing for a color display in addition to black and white.
[0032] Figure 1 is an isometric view depicting two adjacent pixels in a series of pixels of a visual display, wherein each pixel comprises a MEMS interferometric modulator. In some embodiments, an interferometric modulator display comprises a row/column array of these interferometric modulators. Each interferometric modulator includes a pair of reflective layers positioned at a variable and controllable distance from each other to form a resonant optical gap with at least one variable dimension. In one embodiment, one of the reflective layers may be moved between two positions. In the first position, referred to herein as the relaxed position, the movable reflective layer is positioned at a relatively large distance from a fixed partially reflective layer. In the second position, referred to herein as the actuated position, the movable reflective layer is positioned more closely adjacent to the partially reflective layer. Incident light that reflects from the two layers interferes constructively or destructively depending on the position of the movable reflective layer, producing either an overall reflective or non-reflective state for each pixel.
[0033] The depicted portion of the pixel array in Figure 1 includes two adjacent interferometric modulators 12a and 12b. In the interferometric modulator 12a on the left, a movable reflective layer 14a is illustrated in a relaxed position at a predetermined distance from an optical stack 16a, which includes a partially reflective layer. In the interferometric modulator 12b on the right, the movable reflective layer 14b is illustrated in an actuated position adjacent to the optical stack 16b.
[0034] The optical stacks 16a and 16b (collectively referred to as optical stack 16), as referenced herein, typically comprise several fused layers, which can include an electrode layer, such as indium tin oxide (ITO), a partially reflective layer, such as chromium, and a transparent dielectric. The optical stack 16 is thus electrically conductive, partially transparent and partially reflective, and may be fabricated, for example, by depositing one or more of the above layers onto a transparent substrate 20. The partially reflective layer can be formed from a variety of materials that are partially reflective such as various metals, semiconductors, and dielectrics. The partially reflective layer can be formed of one or more layers of materials, and each of the layers can be formed of a single material or a combination of materials.
[0035] In some embodiments, the layers of the optical stack 16 are patterned into parallel strips, and may form row electrodes in a display device as described further below. The movable reflective layers 14a, 14b may be formed as a series of parallel strips of a deposited metal layer or layers (orthogonal to the row electrodes of 16a, 16b) to form columns deposited on top of posts 18 and an intervening sacrificial material deposited between the posts 18. When the sacrificial material is etched away, the movable reflective layers 14a, 14b are separated from the optical stacks 16a, 16b by a defined gap 19. A highly conductive and reflective material such as aluminum may be used for the reflective layers 14, and these strips may form column electrodes in a display device. Note that Figure 1 may not be to scale. In some embodiments, the spacing between posts 18 may be on the order of 10- 100 um, while the gap 19 may be on the order of <1000 Angstroms.
[0036] With no applied voltage, the gap 19 remains between the movable reflective layer 14a and optical stack 16a, with the movable reflective layer 14a in a mechanically relaxed state, as illustrated by the pixel 12a in Figure 1. However, when a potential (voltage) difference is applied to a selected row and column, the capacitor formed at the intersection of the row and column electrodes at the corresponding pixel becomes charged, and electrostatic forces pull the electrodes together. If the voltage is high enough, the movable reflective layer 14 is deformed and is forced against the optical stack 16. A dielectric layer (not illustrated in this Figure) within the optical stack 16 may prevent shorting and control the separation distance between layers 14 and 16, as illustrated by actuated pixel 12b on the right in Figure 1. The behavior is the same regardless of the polarity of the applied potential difference. [0037] Figures 2 through 5 illustrate one exemplary process and system for using an array of interferometric modulators in a display application.
[0038] Figure 2 is a system block diagram illustrating one embodiment of an electronic device that may incorporate interferometric modulators. The electronic device includes a processor 21 which may be any general purpose single- or multi-chip microprocessor such as an ARM®, Pentium®, 8051, MIPS®, Power PC®, or ALPHA®, or any special purpose microprocessor such as a digital signal processor, microcontroller, or a programmable gate array. As is conventional in the art, the processor 21 may be configured to execute one or more software modules. In addition to executing an operating system, the processor may be configured to execute one or more software applications, including a web browser, a telephone application, an email program, or any other software application.
[0039] In one embodiment, the processor 21 is also configured to communicate with an array driver 22. In one embodiment, the array driver 22 includes a row driver circuit 24 and a column driver circuit 26 that provide signals to a display array or panel 30. The row driver circuit and column driver circuit 26 may be generically referred to as a segment driver circuit and a common driver circuit, and either of the row or columns may be used to apply segment voltages and common voltages. Furthermore, the terms "segment" and "common" are used herein merely as labels, and are not intended to convey any particular meaning regarding the configuration of the array beyond that which is discussed herein. In certain embodiments, the common lines extend along the movable electrodes, and the segment lines extend along the fixed electrodes within the optical stack. The cross section of the array illustrated in Figure 1 is shown by the lines 1-1 in Figure 2. Note that although FIG. 2 illustrates a 3x3 array of interferometric modulators for the sake of clarity, the display array 30 may contain a very large number of interferometric modulators, and may have a different number of interferometric modulators in rows than in columns (e.g., 300 pixels per row by 190 pixels per column).
[0040] FIG. 3 is a diagram of movable mirror position versus applied voltage for one exemplary embodiment of an interferometric modulator of FIG. 1. For MEMS interferometric modulators, the row/column actuation protocol may take advantage of a hysteresis property of these devices as illustrated in Figure 3. An interferometric modulator may require, for example, a 10 volt potential difference to cause a movable layer to deform from the relaxed state to the actuated state. However, when the voltage is reduced from that value, the movable layer maintains its state as the voltage drops back below 10 volts. In the exemplary embodiment of Figure 3, the movable layer does not relax completely until the voltage drops below 2 volts. There is thus a range of voltage, about 3 to 7 V in the example illustrated in Figure 3, where there exists a window of applied voltage within which the device is stable in either the relaxed or actuated state. This is referred to herein as the "hysteresis window" or "stability window."
[0041] In certain embodiments, the actuation protocol may be based on a drive scheme such as that discussed in U.S. Patent No. 5,835,255. In certain embodiments of such drive schemes, for a display array having the hysteresis characteristics of Figure 3, the row/column actuation protocol can be designed such that during row strobing, pixels in the strobed row that are to be actuated are exposed to a voltage difference of about 10 volts, and pixels that are to be relaxed are exposed to a voltage difference of close to zero volts. After the strobe, the pixels are exposed to a steady state or bias voltage difference of about 5 volts such that they remain in whatever state the row strobe put them in. After being written, each pixel sees a potential difference within the "stability window" of 3-7 volts in this example. When other lines are addressed by strobing a different row, the voltage across a non-strobed column line may be switched between a value within the positive stability window and a value within the negative stability window, due to changes in the bias voltage applied along the column line to address the strobed row in the desired manner. This feature makes the pixel design illustrated in Figure 1 stable under the same applied voltage conditions in either an actuated or relaxed pre-existing state. Since each pixel of the interferometric modulator, whether in the actuated or relaxed state, is essentially a capacitor formed by the fixed and moving reflective layers, this stable state can be held at a voltage within the hysteresis window with almost no power dissipation. Essentially no current flows into the pixel if the applied potential is fixed.
[0042] As described further below, in certain applications, a frame of an image may be created by sending a set of data signals (each having a certain voltage level) across the set of column electrodes in accordance with the desired set of actuated pixels in the first row. A row pulse is then applied to a first row electrode, actuating the pixels corresponding to the set of data signals. The set of data signals is then changed to correspond to the desired set of actuated pixels in a second row. A pulse is then applied to the second row electrode, actuating the appropriate pixels in the second row in accordance with the data signals. The first row of pixels are unaffected by the second row pulse, and remain in the state they were set to during the first row pulse. This may be repeated for the entire series of rows in a sequential fashion to produce the frame. Generally, the frames are refreshed and/or updated with new image data by continually repeating this process at some desired number of frames per second. A wide variety of protocols for driving row and column electrodes of pixel arrays to produce image frames may be used.
[0043] Figures 4 and 5 illustrate one possible actuation protocol for a such a drive scheme, where the actuation protocol can be used for creating a display frame on the 3x3 array of Figure 2. Figure 4 illustrates a possible set of column and row voltage levels that may be used for pixels exhibiting the hysteresis curves of Figure 3. In the Figure 4 embodiment, actuating a pixel involves setting the appropriate column to -Vbias, and the appropriate row to +ΔV, which may correspond to -5 volts and +5 volts respectively Relaxing the pixel is accomplished by setting the appropriate column to +Vbias, and the appropriate row to the same +ΔV, producing a zero volt potential difference across the pixel. In those rows where the row voltage is held at zero volts, the pixels are stable in whatever state they were originally in, regardless of whether the column is at +Vbjas, or -Vbjas- As is also illustrated in Figure 4, voltages of opposite polarity than those described above can be used, e.g., actuating a pixel can involve setting the appropriate column to +Vbjas, and the appropriate row to -ΔV. In this embodiment, releasing the pixel is accomplished by setting the appropriate column to -Vbias, and the appropriate row to the same -ΔV, producing a zero volt potential difference across the pixel.
[0044] Figure 5B is a timing diagram showing a series of row and column signals applied to the 3x3 array of Figure 2 which will result in the display arrangement illustrated in Figure 5A, where actuated pixels are non-reflective. Prior to writing the frame illustrated in Figure 5A, the pixels can be in any state, and in this example, all the rows are initially at 0 volts, and all the columns are at +5 volts. With these applied voltages, all pixels are stable in their existing actuated or relaxed states.
[0045] In the Figure 5A frame, pixels (1,1), (1,2), (2,2), (3,2) and (3,3) are actuated. To accomplish this, during a "line time" for row 1 , columns 1 and 2 are set to -5 volts, and column 3 is set to +5 volts. This does not' change the state of any pixels, because all the pixels remain in the 3-7 volt stability window. Row 1 is then strobed with a pulse that goes from 0, up to 5 volts, and back to zero. This actuates the (1,1) and (1,2) pixels and relaxes the (1,3) pixel. No other pixels in the array are affected. To set row 2 as desired, column 2 is set to -5 volts, and columns 1 and 3 are set to +5 volts. The same strobe applied to row 2 will then actuate pixel (2,2) and relax pixels (2,1) and (2,3). Again, no other pixels of the array are affected. Row 3 is similarly set by setting columns 2 and 3 to -5 volts, and column 1 to +5 volts. The row 3 strobe sets the row 3 pixels as shown in Figure 5A. After writing the frame, the row potentials are zero, and the column potentials can remain at either +5 or -5 volts, and the display is then stable in the arrangement of Figure 5A. The same procedure can be employed for arrays of dozens or hundreds of rows and columns. The timing, sequence, and levels of voltages used to perform row and column actuation can be varied widely within the general principles outlined above, and the above embodiment is an example only, and any actuation voltage method can be used with the systems and methods described herein.
[0046] Figures 6A and 6B are system block diagrams illustrating an embodiment of a display device 40. The display device 40 can be, for example, a cellular or mobile telephone. However, the same components of display device 40 or slight variations thereof are also illustrative of various types of display devices such as televisions and portable media players.
[0047] The display device 40 includes a housing 41 , a display 30, an antenna 43, a speaker 45, an input device 48, and a microphone 46. The housing 41 is generally formed from any of a variety of manufacturing processes, including injection molding, and vacuum forming. In addition, the housing 41 may be made from any of a variety of materials, including but not limited to plastic, metal, glass, rubber, and ceramic, or a combination thereof. In one embodiment the housing 41 includes removable portions (not shown) that may be interchanged with other removable portions of different color, or containing different logos, pictures, or symbols.
[0048] The display 30 of exemplary display device 40 may be any of a variety of displays, including a bi-stable display, as described herein. In other embodiments, the display 30 includes a flat-panel display, such as plasma, EL, OLED, STN LCD, or TFT LCD as described above, or a non-flat-panel display, such as a CRT or other tube device,. However, for purposes of describing the present embodiment, the display 30 includes an interferometric modulator display, as described herein.
[0049] The components of one embodiment of exemplary display device 40 are schematically illustrated in Figure 6B. The illustrated exemplary display device 40 includes a housing 41 and can include additional components at least partially enclosed therein. For example, in one embodiment, the exemplary display device 40 includes a network interface 27 that includes an antenna 43 which is coupled to a transceiver 47. The transceiver 47 is connected to a processor 21, which is connected to conditioning hardware 52. The conditioning hardware 52 may be configured to condition a signal (e.g. filter a signal). The conditioning hardware 52 is connected to a speaker 45 and a microphone 46. The processor 21 is also connected to an input device 48 and a driver controller 29. The driver controller 29 is coupled to a frame buffer 28, and to an array driver 22, which in turn is coupled to a display array 30. A power supply 50 provides power to all components as required by the particular exemplary display device 40 design.
[0050] The network interface 27 includes the antenna 43 and the transceiver 47 so that the exemplary display device 40 can communicate with one ore more devices over a network. In one embodiment the network interface 27 may also have some processing capabilities to relieve requirements of the processor 21. The antenna 43 is any antenna for transmitting and receiving signals. In one embodiment, the antenna transmits and receives RF signals according to the IEEE 802.11 standard, including IEEE 802.11 (a), (b), or (g). In another embodiment, the antenna transmits and receives RF signals according to the BLUETOOTH standard. In the case of a cellular telephone, the antenna is designed to receive CDMA, GSM, AMPS, W-CDMA, or other known signals that are used to communicate within a wireless cell phone network. The transceiver 47 pre-processes the signals received from the antenna 43 so that they may be received by and further manipulated by the processor 21. The transceiver 47 also processes signals received from the processor 21 so that they may be transmitted from the exemplary display device 40 via the antenna 43.
[0051] In an alternative embodiment, the transceiver 47 can be replaced by a receiver. In yet another alternative embodiment, network interface 27 can be replaced by an image source, which can store or generate image data to be sent to the processor 21. For example, the image source can be a digital video disc (DVD) or a hard-disc drive that contains image data, or a software module that generates image data.
[0052] Processor 21 generally controls the overall operation of the exemplary display device 40. The processor 21 receives data, such as compressed image data from the network interface 27 or an image source, and processes the data into raw image data or into a format that is readily processed into raw image data. The processor 21 then sends the processed data to the driver controller 29 or to frame buffer 28 for storage. Raw data typically refers to the information that identifies the image characteristics at each location within an image. For example, such image characteristics can include color, saturation, and gray-scale level.
[0053] In one embodiment, the processor 21 includes a microcontroller, CPU, or logic unit to control operation of the exemplary display device 40. Conditioning hardware 52 generally includes amplifiers and filters for transmitting signals to the speaker 45, and for receiving signals from the microphone 46. Conditioning hardware 52 may be discrete components within the exemplary display device 40, or may be incorporated within the processor 21 or other components.
[0054] The driver controller 29 takes the raw image data generated by the processor 21 either directly from the processor 21 or from the frame buffer 28 and reformats the raw image data appropriately for high speed transmission to the array driver 22. Specifically, the driver controller 29 reformats the raw image data into a data flow having a raster-like format, such that it has a time order suitable for scanning across the display array 30. Then the driver controller 29 sends the formatted information to the array driver 22. Although a driver controller 29, such as a LCD controller, is often associated with the system processor 21 as a stand-alone Integrated Circuit (IC), such controllers may be implemented in many ways. They may be embedded in the processor 21 as hardware, embedded in the processor 21 as software, or fully integrated in hardware with the array driver 22.
[0055] Typically, the array driver 22 receives the formatted information from the driver controller 29 and reformats the video data into a parallel set of waveforms that are applied many times per second to the hundreds and sometimes thousands of leads coming from the display's x-y matrix of pixels.
[0056] In one embodiment, the driver controller 29, array driver 22, and display array 30 are appropriate for any of the types of displays described herein. For example, in one embodiment, driver controller 29 is a conventional display controller or a bi-stable display controller (e.g., an interferometric modulator controller). In another embodiment, array driver 22 is a conventional driver or a bi-stable display driver (e.g., an interferometric modulator display). In one embodiment, a driver controller 29 is integrated with the array driver 22. Such an embodiment is common in highly integrated systems such as cellular phones, watches, and other small area displays. In yet another embodiment, display array 30 is a typical display array or a bi-stable display array (e.g., a display including an array of interferometric modulators).
[0057] The input device 48 allows a user to control the operation of the exemplary display device 40. In one embodiment, input device 48 includes a keypad, such as a QWERTY keyboard or a telephone keypad, a button, a switch, a touch-sensitive screen, a pressure- or heat-sensitive membrane. In one embodiment, the microphone 46 is an input device for the exemplary display device 40. When the microphone 46 is used to input data to the device, voice commands may be provided by a user for controlling operations of the exemplary display device 40.
[0058] Power supply 50 can include a variety of energy storage devices as are well known in the art. For example, in one embodiment, power supply 50 is a rechargeable battery, such as a nickel-cadmium battery or a lithium ion battery. In another embodiment, power supply 50 is a renewable energy source, a capacitor, or a solar cell, including a plastic solar cell, and solar-cell paint. In another embodiment, power supply 50 is configured to receive power from a wall outlet. [0059] In some implementations control programmability resides, as described above, in a driver controller which can be located in several places in the electronic display system. In some cases control programmability resides in the array driver 22. The above- described optimization may be implemented in any number of hardware and/or software components and in various configurations.
[0060] The details of the structure of interferometric modulators that operate in accordance with the principles set forth above may vary widely. For example, Figures 7A-7E illustrate five different embodiments of the movable reflective layer 14 and its supporting structures. Figure 7 A is a cross section of the embodiment of Figure 1, where a strip of metal material 14 is deposited on orthogonally extending supports 18. In Figure 7B, the moveable reflective layer 14 of each interferometric modulator is square or rectangular in shape and attached to supports at the corners only, on tethers 32. In Figure 7C, the moveable reflective layer 14 is square or rectangular in shape and suspended from a deformable layer 34, which may comprise a flexible metal. The deformable layer 34 connects, directly or indirectly, to the substrate 20 around the perimeter of the deformable layer 34. These connections are herein referred to as support posts. The embodiment illustrated in Figure 7D has support post plugs 42 upon which the deformable layer 34 rests. The movable reflective layer 14 remains suspended over the gap, as in Figures 7A-7C, but the deformable layer 34 does not form the support posts by filling holes between the deformable layer 34 and the optical stack 16. Rather, the support posts are formed of a planarization material, which is used to form support post plugs 42. The embodiment illustrated in Figure 7E is based on the embodiment shown in Figure 7D, but may also be adapted to work with any of the embodiments illustrated in Figures 7A-7C as well as additional embodiments not shown. In the embodiment shown in Figure 7E, an extra layer of metal or other conductive material has been used to form a bus structure 44. This allows signal routing along the back of the interferometric modulators, eliminating a number of electrodes that may otherwise have had to be formed on the substrate 20.
[0061] In embodiments such as those shown in Figure 7, the interferometric modulators function as direct-view devices, in which images are viewed from the front side of the transparent substrate 20, the side opposite to that upon which the modulator is arranged. In these embodiments, the reflective layer 14 optically shields the portions of the interferometric modulator on the side of the reflective layer opposite the substrate 20, including the deformable layer 34. This allows the shielded areas to be configured and operated upon without negatively affecting the image quality. For example, such shielding allows the bus structure 44 in Figure 7E, which provides the ability to separate the optical properties of the modulator from the electromechanical properties of the modulator, such as addressing and the movements that result from that addressing. This separable modulator architecture allows the structural design and materials used for the electromechanical aspects and the optical aspects of the modulator to be selected and to function independently of each other. Moreover, the embodiments shown in Figures 7C-7E have additional benefits deriving from the decoupling of the optical properties of the reflective layer 14 from its mechanical properties, which are carried out by the deformable layer 34. This allows the structural design and materials used for the reflective layer 14 to be optimized with respect to the optical properties, and the structural design and materials used for the deformable layer 34 to be optimized with respect to desired mechanical properties.
[0062] In other embodiments, alternate drive schemes may be utilized to minimize the power required to drive the display, as well as to allow a common line of electromechanical devices to be written to in a shorter amount of time. In certain embodiments, a release or relaxation time of an electromechanical device such as an interferometric modulator may be longer than an actuation time of the electromechanical device, as the electromechanical device may be pulled to an unactuated or released state only via the mechanical restoring force of the movable layer. In contrast, the electrostatic force actuating the electromechanical device may act more quickly on the electromechanical device to cause actuation of the electromechanical device. In the high voltage drive scheme discussed above, the write time for a given line must be sufficient to allow not only the actuation of previously unactuated electromechanical devices, but to allow for the unactuation of previously actuated electromechanical devices. The release rate of the electromechanical devices thus acts as a limiting factor in certain embodiments, which may inhibit the use of higher refresh rates for larger display arrays. [0063] An alternate drive scheme, referred to herein as a low voltage drive scheme, may provide improved performance over the drive scheme discussed above, in which the bias voltage is applied along both the common and segment lines. Figure 8 illustrates an exemplary 2x3 array segment 100 of interferometric modulators, wherein the array includes three common lines HOa, HOb, and 110c, and two segment lines 120a, 120b. An independently addressable pixel 130, 131, 132, 133, 134, and 135 is located at each intersection of a common line and a segment line. Thus, the voltage across pixel 130 is the difference between the voltages applied on common line 1 10a and segment line 120a. This voltage differential across a pixel is alternately referred to herein as a pixel voltage. Similarly, pixel 131 is the intersection of common line 110b and segment line 120a, and pixel 132 is the intersection of column line 110c and segment line 120a. Pixels 133, 134, and 135 are the intersections of segment line 120b with common lines 110a, 110b, and 110c, respectively. In the illustrated embodiment, the common lines comprise a movable electrode, and the electrode in the segment lines are fixed portions of an optical stack, but it will be understood that in other embodiments the segment lines may comprise movable electrodes, and the common lines may comprise fixed electrodes. Common voltages may be applied to common lines 110a, 110b, and 110c by common driver circuitry 102, and segment voltages may be applied to segment lines 120a and 120b via segment driver circuitry 104.
[0064] In a bichrome display, each of the pixels 130-135 may be substantially identical, with similar or identical electromechanical properties. For example, the gap between the movable electrode and the optical stack when the electromechanical device is in the unactuated position may be substantially identical for each of the pixels, and the pixels may have substantially identical actuation and release voltages, and therefore substantially identical hysteresis windows. In a color display, the exemplary array segment 100 may comprise three colors of subpixels, with each of the pixels 130-135 comprising a subpixel of a particular color. The colored subpixels may be arranged such that each common line 1 10a, 110b, 110c defines a common line of subpixels of similar colors. For example, in an RGB display, pixels 130 and 133 along common line 110a may comprise red subpixels, pixels 131 and 134 along common line 1 10b may comprise green subpixels, and pixels 132 and 135 along common line 110a may comprise blue subpixels. Although depicted as being a tri- color display, any number of subpixels may be used in a given color pixel. Thus, the 2x3 array may in an RGB display represent two color pixels 138a and 138b, where the color pixel 138a comprises red subpixel 130, green subpixel 131 , and blue subpixel 132, and the color pixel 138b comprises red subpixel 133, green subpixel 134, and blue subpixel 135.
[0065] In other embodiments, more or fewer colors of subpixels used, and the number of common lines per pixel adjusted accordingly. In still other embodiments, subpixels of more than one color may be arranged along a single common line. For example, in a four-color display, 2x2 regions of the display may form pixels, such that for example, pixel 130 may be a red subpixel, pixel 133 may be a green subpixel, pixel 131 may be a blue subpixel, and pixel 134 may be a yellow subpixel.
[0066] In one embodiment of an alternate drive scheme, the voltage VSEG applied on segment lines 120a and 120b is switched between a high segment voltage VSH and a low segment voltage VSL. The voltage VCOM applied on common lines 110a, 110b, and 110c is switched between 5 different voltages, one of which is a ground state in certain embodiments. The four non-ground voltages are a high hold voltage VCHOLD H, a high address voltage VCADD_H (alternately referred to herein as an overdrive or select voltage), a low hold voltage VCHOLD L, and a low address voltage VCADD L- The hold voltages are selected such that the pixel voltage will always lie within the hysteresis windows of the pixels (the positive hysteresis value for the high hold voltage and the negative hysteresis value for the low hold voltage) when appropriate segment voltages are used, and the absolute values of the possible segment voltages are sufficiently low that a pixel with a hold voltage applied on its common line will thus remain in the current state regardless of the particular segment voltage currently applied on its segment line.
[0067] In a particular embodiment, the high segment voltage VSH may be a relatively low voltage, on the order of 1V-2V, and the low segment voltage VSL may be ground. Because the high and low segment voltages are not symmetric about the ground, the absolute value of the high hold and address voltages may be less than the absolute value of the low hold and address voltages (as can be seen later with respect to, e.g., Figure 9A). As it is the pixel voltage which controls actuation, not just the particular line voltages, this offset will not affect the operation of the pixel in a detrimental manner, but needs merely to be accounted for in determining the proper hold and address voltages.
[0068] The positive and negative hysteresis windows may be different for certain electromechanical devices, and an offset voltage along the common line may be used to account for that difference. In such an embodiment, when the low segment voltage is set to ground, the high and low hold voltages are dependent upon the high segment voltage VSH, as well as an offset voltage Vos which may represent the midway point between the positive and negative hysteresis values and a bias voltage VBIAS which may represent the difference between the midpoint of the hysteresis window and the offset voltage Vos- A suitable high hold voltage may be given by
[0069] VCHOLD_H = '/2VSH - Vos + VBIAS
[0070] and a suitable low hold voltage may be given by
[0071] VCHOLD.H = 1AVSH - V05 - VB,AS.
[0072] High and low address voltages VCADD_H and VCADD_L may be obtained by adding an additional voltage VADD to the high hold voltage, and subtracting VADD from the low hold voltage. It will be noted that the voltages may be defined more generically to deal with embodiments where the low frequency voltage is not set to ground by replacing the term /WSH with the term /4ΔV, where ΔV represents the difference between any given high and low segment voltages. In addition, as will be discussed in greater detail below, a hold voltage need not be placed in the middle of a hysteresis window, and the value selected for VBIAS may be larger or smaller than the exemplary value discussed above.
[0073] Figure 9A illustrates exemplary voltage waveforms which may be applied on the segment lines and common lines of Figure 8, and Figure 9B illustrates the resulting pixel voltages across the pixels of Figure 8 in response to the applied voltages. Waveform 220a represents the segment voltage as a function of time applied along segment line 120a of Figure 8, and waveform 220b represents the segment voltage applied along segment line 120b. Waveform 210a represents the common voltage applied along column line HOa of Figure 8, waveform 210b represents the common voltage applied along column line HOb, and waveform 210c represents the common voltage applied along column line 110c. Waveform 230 represents the pixel voltage across pixel 130, and waveforms 231-235 similarly represent the pixel voltages across pixels 131-135, respectively.
[0074] In Figure 9A, it can be seen that each of the common line voltages begins at a high hold value VCHOLD_H such as high hold value 240a of waveform 220a. At a point during the application of this high hold value VCHOLD_H, the segment line voltage for segment line 120a (waveform 220a) is at a low segment voltage VSL 250a, and the segment line voltage for segment line 120b (waveform 220a) is at a high segment voltage VSH 250b. Thus, pixel 130 is exposed to the largest voltage differential during the application of VCHOLD_H for the given VSEG parameters, and it can be seen in waveform 230 (the difference between the waveforms 210a and 220a) that this voltage differential across pixel 130 does not move the pixel voltage beyond a negative actuation voltage 264. Similarly, pixel 133 is exposed to the smallest voltage differential during the application of VCHOLD_H for the given VSEG parameters, and the voltage across pixel 133 does not move beyond the negative release threshold, as can be seen in waveform 233. Thus, the state of the pixels 110 and 1 13 along common line HOa remains constant during application of the high hold voltage VCHOLD H along common line 110a, regardless of the state of the segment voltages.
[0075] The common line voltage on common line HOa (waveform 210a) then moves to a ground state 244a, causing release of the pixels 130 and 133 along common line 110a. This can be seen in Figure 9B, where the pixel voltages seen in waveforms 230, 233 move beyond the negative release voltage, thereby releasing pixels 130 and 133 if they were previously in an actuated state. It can be noted in this particular embodiment that the segment voltages are both low segment voltages VSL 250a and 250b at this point (as can be seen in waveforms 220a and 220b), placing the pixel voltage exactly at OV, but given proper selection of voltage values, the pixels would release even if the either of the segment voltages was at the high segment voltage VSH-
[0076] The common line voltage on line 110a (waveform 210a) then moves to a low hold value VCHOLD_L 246a. When the voltage is at the low hold value 246, the segment line voltage for segment line 120a (waveform 210a) is at a high segment voltage VSH 252a, and the segment line voltage for segment line 120b (waveform 210b) is at a low segment voltage VSL 250b. The voltage across each of pixels 130 and 133 moves past the positive release voltage 262 to within the positive hysteresis window without moving beyond the positive actuation voltage 260, as can be seen in waveforms 230 and 233 of Figure 9B. Pixels 130 and 133 thus remain in their previously released state.
[0077] The common line voltage on line 1 10a (waveform 210a) is then decreased to a low address voltage VCADDJL 248a. The behavior of the pixels 130 and 133 is now dependent upon the segment voltages currently applied along their respective segment lines. For pixel 130, the segment line voltage for segment line 120a is at a high segment voltage VSH 252a, and the pixel voltage of pixel 130 increases beyond the positive actuation voltage 260, as can be seen in waveform 230 of Figure 9B. Pixel 130 is thus actuated at this time. For pixel 133, the pixel voltage (waveform 233) does not increase beyond the positive actuation voltage, so pixel 133 remains unactuated.
[0078] Next, the common line voltage along line HOa (waveform 210a) is increased back to the low hold voltage 246a. As previously discussed, the voltage differential across the pixels remains within the hysteresis window when the low hold voltage 226a is applied, regardless of the segment voltage. The voltage across pixel 130 (waveform 230) thus drops below the positive actuation voltage 260 but remains above the positive release voltage 262, and thus remains actuated. The voltage across pixel 133 (waveform 233) does not drop below the positive release voltage 262, and will remain unactuated.
[0079] Figure 10 is a table illustrating pixel behavior as a function of voltages applied on the common and segment lines. As can be seen, application of a release common voltage VCREL, which as noted above may be a ground state in many embodiments, will always result in release of the pixel, whether the segment voltage is at a high segment voltage VSH or a low segment voltage VSL. Similarly, application of a hold voltage (VCHOLD H or VCHOLDJH) along a common line will maintain a pixel in a stable state regardless of the segment voltage VSH or VSL applied, and not cause an unactuated pixel to actuate, or an actuated pixel to unactuate. When a high address VCADD_H voltage is applied along a common line, a low segment voltage VSL can be applied along segment lines to cause desired pixels along that common line to actuate, and a high segment voltage VSH can be applied along the other segment lines to cause the remaining pixels to remain unactuated. When a low address voltage VCADD_L voltage is applied along a common line, application of a high segment voltage VSH will cause actuation of desired pixels along that common line to actuate, and a low segment voltage VSL will cause pixels to remain unactuated.
[0080] In the illustrated embodiment, similar common voltages are applied on common lines HOb, and HOc, as can be seen in waveforms 210b and 210c, which are identical to waveform 210a but temporally offset by one and two line times, respectively. As only one common line is exposed to an addressing voltage at a time in this embodiment, only that line will be written to, and the segment voltages applied during the application of the addressing voltage are selected to write the desired data to the common line currently being addressed. It can also be seen that the entire release and write process for a given column line is performed during a single line time in the embodiment of Figures 9 A and 9B. In other embodiments, portions of this process may be extended across multiple line times, as will be discussed in greater detail below.
[0081] Once all the common lines have been addressed, the initial common line HOa may be addressed again, beginning the process of writing another frame. It can be seen that in the second write process on the first common line 110a (waveform 210a), a positive hold and address voltage are used. It can also be seen that during a negative polarity write cycle, when the low hold and address voltages are used, a high segment voltage will cause actuation of the pixel along that segment line. Similarly, during a positive polarity write cycle, the low segment voltage will cause actuation of the pixel along that segment line, because the absolute value of the pixel voltage, the voltage differential between the voltages applied on the common and segment lines for that pixel, will be as large as possible. Because this meaning of the state of the segment data (referred to herein as the "sense" of the data) alternates in this embodiment on a frame to frame basis, the polarity of the write procedures must be tracked so that the segment voltages can be properly formatted.
[0082] Multiple modifications can be made to the low voltage drive scheme described above. In the drive scheme of Figures 9 A and 9B, the offset voltage has been set at OV for the purposes of simplification, but other suitable offset voltages may be used. For example, when the common lines are lines of interferometric modulators having differing electromechanical characteristics, such as subpixels configured to reflect different colors, the actuation, release and offset voltages may be different. Thus, in an embodiment in which the common lines HOa, HOb, and 110c comprise different colors of subpixels, both the offset voltage and the bias voltages may be different for different common lines, resulting in potentially different values for each of the 5 voltages which can be applied on the common line. The use of an offset voltage may require the inclusion of an additional voltage regulator within the driver circuitry to supply the offset voltage, and the use of multiple offset voltages for each color may require an additional voltage regulator per color.
[0083] In addition, in other embodiments, the segment voltage may not vary between a low segment voltage and ground, but may instead vary between a high and low segment voltage such as a positive segment voltage and a negative segment voltage. In an embodiment in which the absolute value of the high segment voltage is substantially equal to the absolute value of the low segment voltage (where the segment voltages are centered about ground), the positive and negative hold and address voltages may be substantially symmetrical about the offset voltage. In other embodiments, both the segment voltages may have the same polarity, such as an embodiment where the high segment voltage is set to 2.5V, and the low segment voltage is set to 0.5 volts. In certain embodiments, however, minimizing the absolute value of the segment voltages may simplify the segment drivers.
[0084] In the embodiment illustrated in Figure 9A, a first frame is written by writing to the each of the common once using a series of address voltages having the same polarity. The polarity of the second frame is then inverted, by writing to each of the common lines once using a series of address voltages having the opposite polarity. The polarity may continue to be switched at the end of the write procedures for each frame. This frame inversion may help to balance charge accumulation across the pixels of the device by alternating the polarity of the write procedures. In other embodiments, however, the polarity may be inverted prior to the end of the process of writing a full frame, such as on a line by line basis. In other embodiment, where the common lines are arranged in color groups, with each group including one common line of a particular color of interferometric modulators, the polarity may be altered after each color group.
[0085] Figure 11 illustrates voltage signals usable in such an embodiment. Voltages 320a and 320b are segment voltages which vary between a high segment voltage and ground, as discussed above with respect to voltages 220a and 220b of Figure 9A. Voltage 320a may be applied along segment line 320a, and voltage 320b may be applied along segment line 320b. Similarly, voltages 310a, 310b, and 310c may be applied along common lines 110a, 1 10b, and 110c, respectively.
[0086] It can be seen that voltage 310a first includes a write procedure having a negative polarity performed along common line 1 10a. Subsequently, a write procedure having a positive polarity is performed along common line HOb using voltage 310b. The polarity of the write procedure continues to alternate on a line by line basis. In the illustrated embodiment, because there are an odd number of common lines, the polarity of write procedures performed along a given common line will alternate over time, as well. In embodiments in which there is an even number of common lines, the polarity of the write procedure on the final common line may be used as the polarity of the next write procedure on the first common line, so as to maintain the alternating polarity along a given common line. Alternatively, the polarity of a particular write procedure, such as the write procedure for the first line in a frame may be selected on a pseudo-random basis. The polarity of subsequent write procedures in that fram may be alternated on a line-by-line or color group basis, or may themselves be selected on a pseudo-random basis.
[0087] In the line inversion embodiment of Figure 1 1 , the sense of the data will vary on a line by line basis, rather than a frame by frame basis, but the polarity of the current write voltage may nevertheless be tracked in a similar manner and utilized to appropriately determine the data signals to be sent along the segment lines.
[0088] In further embodiments, a low voltage drive scheme may be modified to perform at least some of the steps leading up to application of the address voltage on common lines other than the common line currently being addressed. In particular embodiments, extending the release and write procedure across multiple line times may allow faster refresh rates for a display. Because all voltages other than those used for the high and low addressing voltages are selected to have no effect not to actuate the interferometric modulators, regardless of the addressing voltage, the segment voltages can be set to appropriate values to write data to the common line currently being addressed, without affecting the state of pixels along other common lines. [0089] Figure 12 illustrates an embodiment in which a release and write procedure is performed over three line times. In one embodiment, the common line two lines ahead of the line currently being written to is released, and the common line one line ahead of the line currently being written to is moved to an appropriate hold voltage. It will be understood, however, that the common lines may be addressed in any appropriate order, and that the common lines need not be addressed in a sequential basis as shown in the previously illustrated embodiments.
[0090] Figure 12 depicts waveforms representing voltages which may be applied on three different common lines, such as common lines 110a, 110b, and 110c. In particular, waveform 410a represents voltages which may be applied on a common line having red subpixels, waveform 410b represents voltages which may be may be applied on a common line having green subpixels, and waveform 410c represents voltages which may be applied on a common line having blue subpixels. In addition to modifications to the values of the hold and release voltages based on possible differences in appropriate offset voltages and bias voltages for interferometric modulators of different colors, other parameters of the waveforms 410a, 410b, and 410c may be varied, as well.
[0091] In the first line time 470 illustrated in Figure 12, it can be seen that the waveform 410a is at a ground state 444a for the duration of the line time 470. As can best be seen with respect to waveform 410b, these waveforms may remain in the ground state for a length of time greater than a single line time. By applying the ground voltage on the common line for longer than a single line time, release of interferometric modulators having a longer release time than actuation time can be ensured. In other embodiments, the transition between a high hold voltage and a low hold voltage may result in a voltage within the release window of the pixel being applied for a sufficient amount of time to cause the device to release. Thus, in certain embodiments, a fixed release voltage such as voltage 444a need not be applied for a specific period of time on the column line.
[0092] In the second line time 471, the voltage 410a is increased to a high hold value 440a. Because the increase to the high hold value 440a will not result in actuation of any of the interferometric modulators, the voltage need not remain at the high hold value 440a for as long as it remains at the ground value 444a. The voltage 410b remains at the ground state 444b during this line time 471, and the voltage 410c is increased from the low hold state 446c to the ground state 444c.
[0093] In the third line time 472, the voltage 410a is increased from the high hold voltage 440a to a high address or overdrive voltage 442a for a period of time sufficient to ensure that all pixels along common line HOa intended to be actuated will be actuated. A positive polarity write procedure is thus performed, wherein any pixel in common line 1 1 Oa located along a segment line where the low segment voltage is applied will be actuated, and any pixel located along a segment line where the high segment voltage is applied will remain unactuated. The voltage is then lowered back down to the high hold voltage 440a. In this line time 472, the voltage 410b is lowered to a low hold voltage 446b, and the voltage 410c remains at ground state 444c.
[0094] In the fourth line time 473, a negative polarity write procedure is performed along column line HOb, wherein the voltage 410b is decreased from low hold voltage 446b to low address voltage 448b for a period of time sufficient to actuate desired pixels along common line 110b.
[0095] In the fifth line time 474, a positive polarity write procedure is performed along column line 11 Oc in a similar manner to that discussed above with respect to the positive polarity write procedure performed along column line 110a in third line time 472.
[0096] Thus, even though the complete release and write procedure spans multiple line times, the release procedure and the application of the hold voltage affect pixels in a consistent manner independent of the segment voltage when the segment voltages are properly selected. These procedures can thus be applied to any desired common line regardless of the data being written to a common line during a particular line time. The line time can thus be made a function only of the write time to ensure actuation, rather than a function of the release time, as well.
[0097] As noted above, proper selection of the voltage values is beneficial. Just as the actuation and release voltages may vary for interferometric modulators of different colors, manufacturing variances or other factors may lead to interferometric modulators of the same color having some variance in actuation or release voltages. The actuation voltages and release voltages may thus be treated as a small range of voltages. Some margin of error may also be assumed, and used to define a buffer between expected values for the various voltages. Figure 13 illustrates a range of voltages which can be applied at various times, spanning primarily positive voltages, in contrast to Figure 3, which illustrates both positive and negative voltage ranges.
[0098] A ground voltage 502 is illustrated, as well as an offset voltage Vos 504. A high segment voltage VSH 510, which in the illustrated embodiment is positive, and a low segment voltage VSL 512, which in the illustrated embodiment is negative, are shown. The absolute value of the segment voltages 510, 512 is smaller than the DC release voltages in both polarities, and the offset voltage is thus relatively small. The positive release voltage 520 is shown having a width of 522, due to variance in the release voltage on the line or array of interferometric modulators. Similarly, the positive actuation voltage 524 has an illustrated width of 526. The high hold voltage VCHOLD_H 530 falls within the hysteresis window 528 extending between the positive actuation voltage 524 and the positive release voltage 520.
[0099] Line 532 represents the pixel voltage when the common line voltage is set to high hold voltage 530 and the segment line voltage is set to the high segment voltage VSH, and line 534 represents the pixel voltage when the common line voltage is set to high hold voltage 530 and the segment line voltage is set to the low segment voltage VSL. AS can be seen, both lines 532 and 534 lie within the hysteresis window 528, as well, ensuring that the pixel voltage remains within the hysteresis window when the high hold voltage VCHOLD is applied along the common line.
[0100] Line 540 represents the pixel voltage when the high addressing or overdrive voltage VCADD_H is applied along the common line, and the segment voltage is the low segment voltage VSL. Line 542 represents the pixel voltage when the high addressing or overdrive voltage VCADD H is applied along the common line, and the segment voltage is the high segment voltage VSH- AS can be seen, line 540 is located above the positive actuation voltage 524, and will therefore result in an actuation of the pixel. Line 542 is located within the hysteresis window 528, and will not result in a change in the state of the pixel. In a particular embodiment in which the high overdrive voltage is given by VCADD_H = VCHOLD_H + 2VSH, it will be understood that the line 542 will be located at the same location as line 534. In an embodiment in which the segment voltage is not centered around ground, the above equation may more generally be expressed by VCADD_H = VCHOLD_H + ΔVS, where ΔVS is the segment voltage swing given by ΔVS = VSH - VSL.
[0101] It can be seen in Figure 13 that a minimum value for the voltage swing ΔVS may be given by the variation in the actuation voltages. Since the voltage swing ΔVS is in certain embodiments the same for positive and negative write procedures, the larger of the variation in the positive and negative actuation voltages may be a minimum value for ΔVS. Furthermore, since ΔVS is in certain embodiments the same for each of the common lines of differently colored subpixels, the subpixel color with the largest variation in actuation times over the array may control the minimum value for the voltage swing ΔVS. In certain embodiments, an additional buffer value is utilized in determining the various voltages, to avoid unintentional actuation of pixels.
[0102] The actuation time is dependent also upon the addressing voltage (alternately referred to as the overdrive voltage, as noted above), as an increased addressing voltage will increase the rate of charge flow to the interferometric modulator, increasing the electrostatic force acting on the movable layer. In particular, if the distance between the addressing voltage and the outer range of the actuation voltages is made larger, the actuation time of the pixels may be increased due to the increase in electrostatic force seen by all of the addressed pixels. If the actuation voltage window can be made as small as possible, it can be ensured that each of the pixels will see additional electrostatic force for a given voltage swing, and the line time may be reduced accordingly.
[0103] At noted above, the use of a low voltage drive scheme such as the one discussed above may provide multiple advantages over the high- voltage drive scheme. One notable advantage is the reduced power consumption under most circumstances. Under the high voltage drive scheme, the energy needed to "rip" or render an image is dependent on the current image on the display array, and controlled by the energy required to switch the segment voltages from their previous value to their intended value. Because the switch in segment voltages in the high voltage drive scheme generally requires a switch between the positive bias voltage and the negative bias voltage, the segment voltage swing is on the order of roughly 12 volts, assuming a bias voltage of roughly 6 volts. In contrast, the segment voltage swing in the low voltage drive scheme may be on the order of roughly 2 volts. The energy required to rip an image is thus is reduced by a factor of up to (2/12)2, a significant energy savings.
[0104] In addition, the use of low voltage along the segment lines reduces the risk of unintended pixel switching due to coupling of the segment signals into the common lines. The amplitude and duration of any spurious signals resulting from cross-talk is reduced, lowering the likelihood of false pixel switching. This also lessens constraints on resistance throughout the array and in the periphery, allowing the use of materials and designs having higher resistance, or the use of narrower routing lines in the periphery of the array.
[0105] The range of usable voltages within the hysteresis window is also increased. Because the high voltage drive scheme discussed above does not intentionally unactuate and reactuate an already actuated pixel when the pixel is to remain actuated across two consecutive frames, unintended actuation of the pixel must be avoided. The use of a bias voltage significantly higher than the DC release voltage can mitigate this problem by ensuring that the switching between positive and negative hysteresis values is sufficiently fast, but doing so limits the usable bias voltages to within the flash bias window, which is smaller than the DC hysteresis window and is image dependent. In contrast, because each pixel is released for a period of time before reactuation in the low voltage drive scheme, unintentional release is not a concern, and the entire DC hysteresis window can be used.
[0106] The low voltage segment driver circuitry may also reduce the cost of the driver circuitry. Because of the lower voltages used, the segment driver circuitry can be build with digital logic circuitry. This may be particularly useful in large panels having multiple integrated circuits driving the panel. Some additional complexity is introduced in the common driver circuitry, as the common driver circuitry is configured to output five different voltages on a given common line, but this complexity is offset by the simplification of the segment driver circuitry.
[0107] The low voltage driver circuitry also permits the use of smaller, faster interferometric modulator pixels. The high voltage drive scheme may become impractical for smaller interferometric modulator elements. For example the use of interferometric modulators at or below 45 μm pitch may be impractical using a high voltage drive scheme, due in part to the actuation speed of the pixels, which could release too quickly. In contrast, interferometric modulators at or below 38 μm pitch are usable using a low voltage drive scheme such as the drive schemes discussed herein.
[0108] The line time of the interferometric modulators can be significantly reduced, as well. Using the high voltage drive scheme may be difficult for line times less than 100 μs on a display, but using the low voltage drive scheme, line times less than 10 μs are possible. In certain embodiments, the line time required by the low voltage drive schemes may be reduced to a point where the content in a given frame is written twice, once using a positive polarity, and once using a negative polarity. This double writing process is an ideal charge balancing process, as it is not dependent upon the probability of charge balancing over a large number of frames. Rather, each pixel is charge balanced within each frame by writing in both positive and negative polarities.
[0109] As can be seen in, for example, Figure 13, while the pixel remains in a constant state in terms of actuation during application of the hold voltage, the applied voltage across the pixel may constantly alternate between two voltages within the hysteresis window due to application of alternating segment voltages over the corresponding segment line. When the pixel is in an unactuated state, the position of the movable layer is determined based upon a position which equalizes the mechanical restoring force and the electrostatic force resulting from the pixel voltage differential. Because the color reflected by an interferometric modulator is a function of the position of the movable layer relative to the optical stack, this variation in position can result in a variation in the color reflected by the interferometric modulator in an actuated state between two unactuated colors.
[0110] In an embodiment with frame inversion, the constant polarity across regions of the array during a given frame may cause some visible flicker of the segment lines, as a given segment voltage will affect almost all unactuated pixels along a segment line in the same manner. In some embodiments, line inversion of the type discussed above may mitigate this flicker, as adjacent pixels along a segment line may be affected in opposite ways by a given segment voltage, producing a much finer visual pattern which may appear to blend the two unactuated color states together. In other embodiments, the segment voltage may be deliberately switched during each line time to ensure that unactuated pixels spend half their time in each of the two unactuated color states. [0111] Rapid refresh of a display may occur during display of video or similarly dynamic content, such that the next frame is written immediately or soon after the previous frame is finished. However, in other embodiments, a particular frame may be displayed for an extended period of time after the frame is written, by applying hold voltages on each of the common lines for a period of time. In certain embodiments, this may be due to the display of a relatively static image, such as the GUI of a mobile phone or other display. In other embodiments, the number of common lines in the display may be sufficiently small, particularly in embodiments with slow refresh rates or short line times, that the write time for a frame is significantly shorter than the display time for the frame. In other embodiments, the operation of a particular GUI or other display of information may only require a portion of a display may be updated in a given frame, and other portions of the display need not be addressed.
[0112] In one embodiment, flicker may be avoided or mitigated by maintaining the segment voltages at a constant voltage during this time period. In particular embodiments, each of the segment voltages are maintained at the same voltage, which may be the high segment voltage, the low segment voltage, or an intermediate voltage. In other embodiments, the voltages may be maintained at the voltage used to write data to the last common line. By maintaining a constant voltage on all segment lines, however, greater uniformity in color across a color display may be provided, as each unactuated pixel of a given color will have a similar applied pixel voltage.
[0113] Figure 14 illustrates an embodiment of a display scheme having an extended hold sequence 580 following a frame write 570. The common line voltage applied on a first column line, such as common line HOa of the 2x3 array of Figure 8, is at a high hold voltage 540a at the end of the frame write 570 (see waveform 510a). Similarly, the common line voltage applied on a second column line such as common line 110b is at a low hold voltage 546b at the end of frame write 570 (see waveform 510b), and the common line voltage applied on a third common line, such as common line 1 10c, is at a high hold voltage 540c.
[0114] The segment voltages applied on segment lines, such as segment lines 120a and 120b of the array of Figure 8, vary between high segment voltages 550a, 550b and low segment voltages 552a, 552b (see waveforms 520a and 520b, respectively). It can be seen that both of the segment voltage waveforms 520a and 520b are centered around ground, but that other segment voltage values are possible, as discussed above.
[0115] At the end of the frame write 570, the voltage applied on segment line 120a (see waveform 520a) moves to an intermediate voltage 554a, and the voltage applied on segment line 120b (see waveform 520b) moves to an intermediate voltage 554b. As noted above, the segment voltages could alternately move to either the high or low segment voltages, or any other voltage, but the use of ground as the segment voltage during the hold state means that the pixel voltage across a given pixel will be substantially equal to the common line voltage applied along the corresponding common line, which may simplify a determination of a desired hold voltage in further embodiments. By applying a uniform voltage on each of the segment lines, the pixel voltage across unactuated pixels on a given common line will be equal. When similar hold voltages are applied on multiple common lines the pixel voltages for all unactuated pixels with a given applied hold voltage will be equal.
[0116] Thus, in an RGB display with red, green, and blue common lines, there may be six distinct hold voltages applied during the extended hold sequence 580, high and low red hold voltages, high and low blue hold voltages, and high and low green hold voltages. By applying a uniform segment voltage on each of the segment lines, pixel voltages across unactuated pixels in the array will thus be one of six possible values, two for each color. In contrast, if both high and low segment voltages are applied on the various segment lines, there may be 12 possible pixel voltages, which may lead to significant variation in the color reflected by an interferometric modulator array due to variations in the positions of the unactuated pixels.
[0117] In further embodiments, the hold voltages along the common lines may be also be adjusted to account for this effect. In one embodiment, at least one of the low and high hold voltages for a given color may be adjusted to bring the absolute values of the pixel voltages of the pixels at the high and low voltages closer to one another. If the absolute values of the pixel voltages are made substantially equal to one another, all unactuated pixels of a given color will reflect substantially the same color, providing better color uniformity across the display. In addition, the hold voltages for various colors in a multi-color display such as an RGB display may be optimized for the purposes of white balance, such that the color reflected by a combination of the red, green, and blue pixels is at a particular white point to provide a desired white balance.
[0118] In other embodiments, both the high and low hold voltages for a given color may be adjusted to provide a desired pixel voltage. For example, a particular shade of red requiring a particular pixel voltage may be desired, and both the high and low voltages may be optimized to provide that desired pixel voltage when the constant segment voltage is applied on the segment lines.
[0119] When a fluctuating segment voltage is applied, the hold voltage is limited to voltages which will not cause actuation or release of pixels when either the highest or lowest segment voltage is applied. In contrast, no such margin is required when the applied segment voltage is constant, so the range of possible hold voltages which can be applied along the common lines without changing the state of the pixels is increased. In particular, hold voltages which are closer to the actuation and release voltages of the pixel may be used. In certain embodiments, voltages in this additional range of available voltages may be selected for the hold voltage.
[0120] In some embodiments, the optimized hold voltage may be used for the hold voltage even during the frame write periods. However, because the range of voltages which can be used as a hold voltage during the extended hold period 580 is increased, hold voltages which may not be used during the frame write 570 may be used once the frame write 570 is concluded, and constant segment voltages are being applied. This post-write adjustment of the hold voltage is illustrated in Figure 14, in which the voltage on common line HOa (waveform 510) increases from a high hold voltage 540a to an optimized hold voltage 549a. Similarly, the voltage on common line 110b (waveform 510b) increases from a low hold voltage 446a to an optimized hold voltage 549b, and the voltage on common line 110c (waveform 510c) decreases from a high hold voltage 540c to an optimized hold voltage 549c.
[0121] Suitable optimized hold voltages may be determined on a panel by panel basis to account for variations in the manufacturing process. By measuring characteristics of the interferometric modulators, such as the capacitance of the interferometric modulators, appropriate pixel voltages and hold voltages may be determined which provide a desired optical response.
[0122] In other embodiments, hold voltages may be optimized even in displays without extended hold periods. Because there may be some room in a given embodiment to adjust the hold voltage while ensuring that the pixel voltage remains within the hysteresis window when the hold voltage is applied along the common line, a hold voltage which minimizes the visual effect of this variation in the position of the movable layer may be selected as the hold voltage. For example, the bias voltage may be selected such that the two hold positions of an unactuated interferometric modulator reflect different shades of the same color, rather than shifting towards another color in one of the states.
[0123] Various combinations of the above embodiments and methods discussed above are contemplated. In particular, although the above embodiments are primarily directed to embodiments in which interferometric modulators of particular elements are arranged along common lines, interferometric modulators of particular colors may instead be arranged along segment lines in other embodiments. In particular embodiments, different values for high and low segment voltages may be used for specific colors, and identical hold, release and address voltages may be applied along common lines. In further embodiments, when multiple colors of subpixels are located along common lines and segment lines, such as the four-color display discussed above, different values for high and low segment voltages may be used in conjunction with different values for hold and address voltages along the common lines, so as to provide appropriate pixel voltages for each of the four colors.. In addition, the methods of testing described herein may be used in combination with other methods of driving electromechanical devices.
[0124] It is also to be recognized that, depending on the embodiment, the acts or events of any methods described herein can be performed in other sequences, may be added, merged, or left out altogether (e.g., not all acts or events are necessary for the practice of the methods), unless the text specifically and clearly states otherwise.
[0125] While the above detailed description has shown, described, and pointed out novel features as applied to various embodiments, various omissions, substitutions, and changes in the form and details of the device of process illustrated may be made. Some forms that do not provide all of the features and benefits set forth herein may be made, and some features may be used or practiced separately from others.

Claims

WHAT IS CLAIMED IS:
1. A method of driving an array of electromechanical devices, the method comprising: performing an actuation operation on an electromechanical device within the array, wherein each actuation operation performed on the electromechanical device comprises: applying a release voltage across the electromechanical device, wherein the release voltage remains between a positive release voltage of said electromechanical device and a negative release voltage of said electromechanical device; and applying an address voltage across the electromechanical device, wherein the address voltage is either greater than a positive actuation voltage of said electromechanical device or less than a negative actuation voltage of said electromechanical device.
2. The method of Claim 1, wherein the release voltage varies between a high voltage which is less than a positive release value of the electromechanical device and a low voltage which is greater than a negative release value of the electromechanical device.
3. The method of Claim 1, wherein each actuation operation further comprises applying a hold voltage across the electromechanical device, wherein the hold voltage remains within a hysteresis window of the electromechanical device.
4. The method of Claim 3, wherein the hold voltage varies between a high voltage within a hysteresis window of the electromechanical device and a low voltage within the same hysteresis window of the electromechanical device.
5. The method of Claim 1, wherein the array of electromechanical devices comprises an array of interferometric modulators.
6. The method of Claim 1, additionally comprising performing an actuation operation on a second electromechanical device, wherein the method comprises simultaneously applying a release voltage to said second electromechanical device and applying an address voltage to said first mechanical device.
7. A display comprising a plurality of electromechanical display elements, the display comprising: an array of electromechanical display elements; and driver circuitry configured to perform an actuation operation on an electromechanical device within the array, wherein each actuation operation performed on the electromechanical device comprises: applying a release voltage across the electromechanical device, wherein the release voltage remains between a positive release voltage of said electromechanical device and a negative release voltage of said electromechanical device; and applying an address voltage across the electromechanical device, wherein the address voltage is either greater than a positive actuation voltage of said electromechanical device or less than a negative actuation voltage of said electromechanical device
8. The display of Claim 7, wherein the driver circuitry is further configured to apply a hold voltage across the electromechanical device after applying the address voltage, wherein the hold voltage remains within a hysteresis window of the electromechanical device
9. The display of Claim 8, wherein the hold voltage varies between a high voltage within a hysteresis window of the electromechanical device and a low voltage within the same hysteresis window of the electromechanical device.
10. The display of Claim 7, wherein the release voltage varies between a high voltage which is less than a positive release value of the electromechanical device and a low voltage which is greater than a negative release value of the electromechanical device.
11. The display of Claim 7, wherein the driver circuitry is configured to simultaneously apply a release voltage to a second electromechanical display element and an address voltage to said electromechanical display element.
12. The display of Claim 7, wherein the array comprises a plurality of interferometric modulators of a first color and a plurality of interferometric modulators of a second color.
13. The display of Claim 12, wherein said electromechanical element comprises an interferometric modulator of the first color, and wherein a second electromechanical element comprises an interferometric modulator of a second color, wherein the driver circuitry is configured to simultaneously apply a release voltage to a second electromechanical display element and an address voltage to said electromechanical display element.
14. A method of driving an electromechanical device in an array of electromechanical devices, the electromechanical device comprising a first electrode in electrical communication with a segment line spaced apart from a second electrode in electrical communication with a common line, the method comprising: applying a segment voltage on the segment line, wherein the segment voltage varies between a maximum voltage and a minimum voltage, and wherein a difference between the maximum voltage and the minimum voltage is less than a width of a hysteresis window of the electromechanical device; applying a reset voltage on the common line, wherein the reset voltage is configured to place the electromechanical device in an unactuated state; and applying an overdrive voltage on the common line, wherein the overdrive voltage is configured to cause the electromechanical device to actuate based upon the state of the segment voltage.
15. The display of Claim 14, additionally comprising applying a hold voltage on the common line, wherein the hold voltage is configured to maintain the electromechanical device in its current state, regardless of the state of the segment voltage.
16. The method of Claim 15, wherein the hold voltage is applied after applying the reset voltage and prior to applying the overdrive voltage.
17. The method of Claim 15, wherein the hold voltage is applied after applying the overdrive voltage.
18. The method of Claim 17, additionally comprising a second hold voltage after applying the reset voltage and prior to applying the overdrive voltage, wherein the first hold voltage is within a first hysteresis window of the electromechanical device and wherein the second hold voltage is within a second hysteresis window of the electromechanical device.
19. The method of Claim 18, wherein applying a reset voltage comprises applying a voltage on the common which varies from the first hold voltage to the second hold voltage, the voltage remaining within a release window of the electromechanical device for a period of time sufficient to cause release of the electromechanical device.
20. The method of Claim 15, wherein an absolute value of the overdrive voltage is greater than an absolute value of the hold voltage.
21. The method of Claim 15, wherein the hold voltage lies within a hysteresis window of the electromechanical device.
22. A method of driving an array of electromechanical devices, the array including a plurality of common lines and a plurality of segment lines, each electromechanical device comprising a first electrode in electrical communication with a common line spaced apart from a second electrode in electrical communication with a segment line, the method comprising: applying a segment voltage on each of the plurality of segment lines, wherein the segment voltage applied on a given segment line is switchable between a high segment voltage state and low segment voltage state; and simultaneously applying a release voltage on a first common line and an address voltage on a second common line, wherein the release voltage causes release of all actuated electromechanical devices along the first common line independent of the state of a segment voltage applied to each electromechanical device, and wherein the address voltage causes actuation of electromechanical devices dependent upon the state of the segment voltage applied to a given electromechanical device.
23. The method of Claim 22, wherein the address voltage is applied on the second common line after release of any actuated electromechanical devices located along said second common line.
24. The method of Claim 22, additionally comprising applying a hold voltage on the second common line after applying the address voltage, wherein the hold voltage maintains the electromechanical devices along the second common line in their current state, independent the state of the segment voltage applied to each of the electromechanical devices.
25. The method of Claim 22, wherein the array includes a first plurality of electromechanical devices configured to reflect a first color in an actuated position, and a second plurality of electromechanical devices configured to reflect a second color in an actuated position.
26. The method of Claim 25, wherein said first plurality of electromechanical devices are arranged along a first common line, and wherein said second plurality of electromechanical devices are arranged along a second common line.
27. The method of Claim 26, wherein the address voltage applied on the first common line is a first address voltage, wherein the address voltage applied on the second common line is a second address voltage, and wherein the first address voltage is different from the second address voltage.
28. The method of Claim 25, wherein said first plurality of electromechanical devices are arranged along a first segment line, and wherein said second plurality of electromechanical devices are arranged along a second segment line.
29. The method of Claim 28, wherein the segment voltage applied on the first segment line varies between a first high segment voltage and a first low segment voltage, wherein the segment voltage applied on the second segment line varies between a second high segment voltage and a second low segment voltage, and wherein the first high segment voltage is different from the second high segment voltage.
30. A display device, comprising: an array of electromechanical devices, the array comprising a plurality of common lines and a plurality of segment lines, each electromechanical device comprising a first electrode in electrical communication with a common line spaced apart from a second electrode in electrical communication with a segment line; and driver circuitry configured to apply high segment voltage and a low segment voltage on segment lines, and configured to apply release voltages and address voltages on common lines, wherein the driver circuitry is configured to simultaneously apply a release voltage along a first common line and an address voltage along a second common line.; wherein the high and low segment voltages are selected such that the release voltages release electromechanical devices located along a common line regardless of the applied segment voltage, and the address voltages cause actuation of certain electromechanical devices along a common line dependent upon the applied segment voltage.
31. The display device of Claim 30, wherein the driver circuitry is further configured to apply hold voltages on common lines, wherein the hold voltages maintain the electromechanical devices along a common line in their current state regardless of the applied segment voltage
32. The display device of Claim 31, wherein the driver circuitry is configured to apply one of a release voltage, a high hold voltage, a high address voltage, a low hold voltage, and a low address voltage.
33. The display device of Claim 32, wherein a given electromechanical device actuates subsequent to application of the high address voltage on a corresponding common line, and application of the low segment voltage on a corresponding segment line.
34. The display device of Claim 32, wherein a given electromechanical device actuates subsequent to application of the low address voltage on a corresponding common line, and application of the high segment voltage on a corresponding segment line.
35. The display device of Claim 31, wherein the driver circuitry is further configured to apply the same segment voltages on each of the segment lines when no address voltages are being applied on any common lines,
36. The display device of Claim 31, wherein the driver circuitry is further configured to apply optimized hold voltages when no address voltages are being applied on any common lines, wherein the optimized hold voltages are configured to maintain unactuated electromechanical devices in a desired unactuated position.
37. The display device of Claim 36, wherein the optimized hold voltages are selected at least in part based on the resultant the white balance of the array when the optimized hold voltages are applied.
38. The display device of Claim 36, wherein the optimized hold voltages are different from the hold voltages.
39. A method of balancing charges within an array of electromechanical devices, the array comprising a plurality of segment lines and a plurality of common lines, the method comprising: perfoming a write operation on said common line, wherein performing a write operation comprises: selecting a polarity for said write operation based at least in part on charge-balancing criteria; performing a reset operation by applying a reset voltage across a common line, the reset voltage placing each of the electromechanical devices along a common line in an unactuated state; applying a hold voltage of said selected polarity across said common line, wherein the hold voltage does not cause any of the electromechanical devices along said common line to actuate; and simultaneously applying an overdrive voltage of said selected polarity across said common line and a plurality of segment voltages across said segment lines, wherein the segment voltages vary between a first polarity and a second polarity, and wherein said overdrive voltage causes the actuation of an electromechanical device when the polarity of the overdrive voltage and the polarity of the corresponding segment voltage are not the same.
40. The method of Claim 39, wherein selecting a polarity for said write operation comprises alternating the polarity of write operations on said common line.
41. The method of Claim 39, wherein selecting a polarity for said write operation comprises selecting a polarity in a pseudo-random manner.
42. The method of Claim 41, wherein selecting a polarity for said write operation in a pseudo-random manner comprises selecting a polarity for a first common line in a pseudo-random pattern, the method further comprising determining a polarity for subsequent write operations in a frame based upon the selected polarity for the first common line.
43. A method of driving an array of display elements, the method comprising: applying a voltage waveform to at least a portion of an array of display elements, the voltage waveform comprising a frame write waveform and an hold sequence waveform, wherein a substantial percentage of the frame write waveform has a value substantially equal to a release voltage, a high or low hold voltage, or a high or low address voltage, and wherein a substantial percentage of the hold sequence waveform comprises an adjusted hold voltage substantially different from the high or low hold voltage.
44. The method of Claim 43, wherein the adjusted hold voltage is predetermined based on a capacitance of at least one of the display elements.
45. The method of Claim 43, wherein the adjusted hold voltage is predetermined so as to provide a desired optical response.
46. The method of Claim 43, wherein the adjusted hold voltages is predetermined so as to provide a desired white balance.
47. The method of Claim 43, further comprising applying a segment voltage waveform to a crossing portion of the array, the crossing portion of the array at least partially overlapping the portion of the array.
48. The method of Claim 47, wherein the segment voltage waveform comprises a segment frame write waveform and a segment hold sequence waveform, wherein a substantial percentage of the segment frame write waveforms comprises a value substantially equal to a high or low segment voltage, wherein a substantial percentage of the segment hold sequence waveform comprises a value substantially equal to an intermediate voltage, and wherein the intermediate voltage is substantially different from the high and low segment voltages.
49. A method of driving an array, the method comprising: respectively applying a first, second, and third voltage waveform to a first, second, and third portion of an array, wherein each of the first, second, and third voltage waveforms respectively comprises a first, second, and third frame write waveform and a first, second, and third hold sequence waveform, and wherein each of the first, second, and third portions of the array is associated with a different color primary; wherein a substantial percentage of the first frame write waveform has a value substantially equal to a first release voltage, a first high or low hold voltage, or a first high or low address voltage; wherein a substantial percentage of the second frame write waveform has a value substantially equal to a second release voltage, a second high or low hold voltage, or a second high or low address voltage; wherein a substantial percentage of the third frame write waveform has a value substantially equal to a third release voltage, a third high or low hold voltage, or a third high or low address voltage; wherein a substantial percentage of each of the first, second, and third hold sequence waveforms has a value substantially equal to, respectively, a first, second, and third adjusted hold voltage; and wherein the first adjusted hold voltage is substantially different from the first high or low hold voltage, the second adjusted hold voltage is substantially different from the second high or low hold voltage, or the third adjusted hold voltage is substantially different from the third high or low hold voltage.
50. The method of Claim 49, wherein at least one of the adjusted hold voltages is predetermined so as to provided a desired optical response.
51. The method of Claim 50, wherein at least one of the adjusted hold voltages is predetermined so as to provide a desired white balance.
52. The method of Claim 50, wherein at least one of the adjusted hold voltages is predetermined such that the color reflected by the first, second, and third portions of the array is at a particular white point.
53. The method of Claim 49, wherein the first, second, and third portions of the array are respectively associated with red, green, and blue.
54. The method of Claim 49, wherein the frame write waveforms are based at least in part on image update data.
55. The method of Claim 49, further comprising applying segment voltage waveforms to a plurality of crossing portions of the array, each crossing portion of the array at least partially overlapping the first, second, and third portion of the array.
56. The method of Claim 55, wherein each of the segment voltage waveforms comprise a segment frame write waveform and a segment hold sequence waveform, wherein a substantial percentage of each of the segment frame write waveforms comprises a value substantially equal to a high or low segment voltage, wherein a substantial percentage of each of the segment hold sequence waveforms comprises a value substantially equal to an intermediate voltage, and wherein the intermediate voltage is substantially different from the high and low segment voltages.
57. A system for driving an array, the system comprising: a circuit configured to generate at least a first, second, and third voltage waveform, wherein each of the first, second, and third voltage waveforms respectively comprises a first, second, and third frame write waveform and a first, second, and third hold sequence waveform, wherein a substantial percentage of the first frame write waveform has a value substantially equal to a first release voltage, a first high or low hold voltage, or a first high or low address voltage, wherein a substantial percentage of the second frame write waveform has a value substantially equal to a second release voltage, a second high or low hold voltage, or a second high or low address voltage, wherein a substantial percentage of the third frame write waveform has a value substantially equal to a third release voltage, a third high or low hold voltage, or a third high or low address voltage, wherein a substantial percentage of each of the first, second, and third hold sequence waveforms has a value substantially equal to, respectively, a first, second, and third adjusted hold voltage, and wherein the first adjusted hold voltage is substantially different from the first high or low hold voltage, the second adjusted hold voltage is substantially different from the second high or low hold voltage, or the third adjusted hold voltage is substantially different from the third high or low hold voltage; and wherein the circuit is further configured to respectively apply the first, second, and third voltage waveforms to a first, second, and third portions of an array, wherein each of the first, second, and third portions of the array is associated with a different color primary.
58. The system of Claim 57, wherein the circuit is further configured to receive image data and to generate the first, second, and third voltage waveforms based at least in part on the image data.
59. The system of Claim 57, wherein the array is an array of interferometric modulators.
60. A system for driving an array, the system comprising: means for generating at least a first, second, and third voltage waveform, wherein each of the first, second, and third voltage waveforms respectively comprises a first, second, and third frame write waveform and a first, second, and third hold sequence waveform, wherein a substantial percentage of the first frame write waveform has a value substantially equal to a first release voltage, a first high or low hold voltage, or a first high or low address voltage, wherein a substantial percentage of the second frame write waveform has a value substantially equal to a second release voltage, a second high or low hold voltage, or a second high or low address voltage, wherein a substantial percentage of the third frame write waveform has a value substantially equal to a third release voltage, a third high or low hold voltage, or a third high or low address voltage, wherein a substantial percentage of each of the first, second, and third hold sequence waveforms has a value substantially equal to, respectively, a first, second, and third adjusted hold voltage, and wherein the first adjusted hold voltage is substantially different from the first high or low hold voltage, the second adjusted hold voltage is substantially different from the second high or low hold voltage, or the third adjusted hold voltage is substantially different from the third high or low hold voltage; and means for respectively applying the first, second, and third voltage waveforms to a first, second, and third portions of an array, wherein each of the first, second, and third portions of the array is associated with a different color primary.
61. The system of Claim 60, further comprising means for applying segment voltage waveforms to a plurality of crossing portions of the array, each crossing portion of the array at least partially overlapping the first, second, and third portion of the array.
62. The system of Claim 61, wherein each of the segment voltage waveforms comprise a segment frame write waveform and an segment hold sequence waveform, wherein a substantial percentage of each of the segment frame write waveforms comprises a value substantially equal to a high or low segment voltage, wherein a substantial percentage of each of the segment hold sequence waveforms comprises a value substantially equal to an intermediate voltage, wherein the intermediate voltage is substantially different from the high and low segment voltages.
63. A computer-readable storage medium comprising instructions which, when executed by one or more processors, causes a computer to perform a method of driving an array, the method comprising: respectively applying a first, second, and third voltage waveform to a first, second, and third portion of an array, wherein each of the first, second, and third voltage waveforms respectively comprises a first, second, and third frame write waveform and a first, second, and third hold sequence waveform, and wherein each of the first, second, and third portions of the array is associated with a different color primary; wherein a substantial percentage of the first frame write waveform has a value substantially equal to a first release voltage, a first high or low hold voltage, or a first high or low address voltage; wherein a substantial percentage of the second frame write waveform has a value substantially equal to a second release voltage, a second high or low hold voltage, or a second high or low address voltage; wherein a substantial percentage of the third frame write waveform has a value substantially equal to a third release voltage, a third high or low hold voltage, or a third high or low address voltage; wherein a substantial percentage of each of the first, second, and third hold sequence waveforms has a value substantially equal to, respectively, a first, second, and third adjusted hold voltage; and wherein the first adjusted hold voltage is substantially different from the first high or low hold voltage, the second adjusted hold voltage is substantially different from the second high or low hold voltage, or the third adjusted hold voltage is substantially different from the third high or low hold voltage.
PCT/US2010/028552 2009-03-27 2010-03-24 Low voltage driver scheme for interferometric modulators WO2010111431A2 (en)

Priority Applications (11)

Application Number Priority Date Filing Date Title
EP10711806A EP2411974A2 (en) 2009-03-27 2010-03-24 Low voltage driver scheme for interferometric modulators
MX2011010092A MX2011010092A (en) 2009-03-27 2010-03-24 Low voltage driver scheme for interferometric modulators.
CN201080014077.4A CN102365673B (en) 2009-03-27 2010-03-24 Low voltage driver scheme for interferometric modulators
JP2012502218A JP5518994B2 (en) 2009-03-27 2010-03-24 Low voltage driver scheme for interferometric modulators
BRPI1012284A BRPI1012284A2 (en) 2009-03-27 2010-03-24 display device, method of triggering an ordered set of electromechanical devices and computer readable storage media.
SG2011069127A SG174547A1 (en) 2009-03-27 2010-03-24 Low voltage driver scheme for interferometric modulators
CA2756778A CA2756778A1 (en) 2009-03-27 2010-03-24 Low voltage driver scheme for interferometric modulators
AU2010229967A AU2010229967A1 (en) 2009-03-27 2010-03-24 Low voltage driver scheme for interferometric modulators
RU2011139515/08A RU2011139515A (en) 2009-03-27 2010-03-24 LOW VOLTAGE FORMING DIAGRAM FOR INTERFEROMETRIC MODULATORS
IL215324A IL215324A0 (en) 2009-03-27 2011-09-22 Low voltage driver scheme for interferometric modulators
ZA2011/07846A ZA201107846B (en) 2009-03-27 2011-10-26 Low voltage driver scheme for interferometric modulators

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
US12/413,336 2009-03-27
US12/413,336 US8405649B2 (en) 2009-03-27 2009-03-27 Low voltage driver scheme for interferometric modulators
US12/690,391 2010-01-20
US12/690,391 US8736590B2 (en) 2009-03-27 2010-01-20 Low voltage driver scheme for interferometric modulators

Publications (2)

Publication Number Publication Date
WO2010111431A2 true WO2010111431A2 (en) 2010-09-30
WO2010111431A3 WO2010111431A3 (en) 2011-03-10

Family

ID=42136045

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2010/028552 WO2010111431A2 (en) 2009-03-27 2010-03-24 Low voltage driver scheme for interferometric modulators

Country Status (15)

Country Link
US (1) US8736590B2 (en)
EP (1) EP2411974A2 (en)
JP (2) JP5518994B2 (en)
KR (1) KR20110132617A (en)
CN (1) CN102365673B (en)
AU (1) AU2010229967A1 (en)
BR (1) BRPI1012284A2 (en)
CA (1) CA2756778A1 (en)
IL (1) IL215324A0 (en)
MX (1) MX2011010092A (en)
RU (1) RU2011139515A (en)
SG (1) SG174547A1 (en)
TW (1) TWI487945B (en)
WO (1) WO2010111431A2 (en)
ZA (1) ZA201107846B (en)

Cited By (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2012125371A1 (en) * 2011-03-15 2012-09-20 Qualcomm Mems Technologies, Inc. Color -dependent write waveform timing
JP2012237896A (en) * 2011-05-12 2012-12-06 Japan Display East Co Ltd Image display device
WO2013016075A1 (en) * 2011-07-22 2013-01-31 Qualcomm Mems Technologies, Inc. Methods and devices for driving a display using both an active matrix addressing scheme and a passive matrix addressing scheme
WO2013176928A3 (en) * 2012-05-25 2014-04-10 Qualcomm Mems Technologies, Inc. Display with selective line updating and polarity inversion
JP2014510950A (en) * 2011-03-15 2014-05-01 クゥアルコム・メムス・テクノロジーズ・インコーポレイテッド Method and apparatus for line time reduction
JP2014516417A (en) * 2011-03-15 2014-07-10 クゥアルコム・メムス・テクノロジーズ・インコーポレイテッド Inactive dummy pixel
JP2014531057A (en) * 2011-10-21 2014-11-20 クォルコム・メムズ・テクノロジーズ・インコーポレーテッド Adaptive line time to increase frame rate
JP2014535074A (en) * 2011-10-21 2014-12-25 クォルコム・メムズ・テクノロジーズ・インコーポレーテッド Method and device for reducing the effects of polarity reversal in driving a display
CN104350538A (en) * 2012-05-31 2015-02-11 高通Mems科技公司 System and method of sensing actuation and release voltages of interferometric modulators
US8988409B2 (en) 2011-07-22 2015-03-24 Qualcomm Mems Technologies, Inc. Methods and devices for voltage reduction for active matrix displays using variability of pixel device capacitance

Families Citing this family (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8310441B2 (en) 2004-09-27 2012-11-13 Qualcomm Mems Technologies, Inc. Method and system for writing data to MEMS display elements
US20110109615A1 (en) * 2009-11-12 2011-05-12 Qualcomm Mems Technologies, Inc. Energy saving driving sequence for a display
US8648845B2 (en) * 2011-05-24 2014-02-11 Apple Inc. Writing data to sub-pixels using different write sequences
US8786592B2 (en) 2011-10-13 2014-07-22 Qualcomm Mems Technologies, Inc. Methods and systems for energy recovery in a display
US9135843B2 (en) * 2012-05-31 2015-09-15 Qualcomm Mems Technologies, Inc. Charge pump for producing display driver output
US9305497B2 (en) * 2012-08-31 2016-04-05 Qualcomm Mems Technologies, Inc. Systems, devices, and methods for driving an analog interferometric modulator
KR102579347B1 (en) * 2018-03-02 2023-09-18 삼성디스플레이 주식회사 Liquid crystal display device and electronic device having the same

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6327071B1 (en) 1998-10-16 2001-12-04 Fuji Photo Film Co., Ltd. Drive methods of array-type light modulation element and flat-panel display
WO2006121608A2 (en) 2005-05-05 2006-11-16 Qualcomm Incorporated Systems and methods of actuating mems display elements

Family Cites Families (404)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3982239A (en) 1973-02-07 1976-09-21 North Hills Electronics, Inc. Saturation drive arrangements for optically bistable displays
NL8001281A (en) 1980-03-04 1981-10-01 Philips Nv DISPLAY DEVICE.
US4441791A (en) 1980-09-02 1984-04-10 Texas Instruments Incorporated Deformable mirror light modulator
NL8103377A (en) 1981-07-16 1983-02-16 Philips Nv DISPLAY DEVICE.
US4571603A (en) 1981-11-03 1986-02-18 Texas Instruments Incorporated Deformable mirror electrostatic printer
NL8200354A (en) 1982-02-01 1983-09-01 Philips Nv PASSIVE DISPLAY.
US4500171A (en) 1982-06-02 1985-02-19 Texas Instruments Incorporated Process for plastic LCD fill hole sealing
US4482213A (en) 1982-11-23 1984-11-13 Texas Instruments Incorporated Perimeter seal reinforcement holes for plastic LCDs
US5633652A (en) 1984-02-17 1997-05-27 Canon Kabushiki Kaisha Method for driving optical modulation device
DE3427986A1 (en) 1984-07-28 1986-01-30 Deutsche Thomson-Brandt Gmbh, 7730 Villingen-Schwenningen CIRCUIT ARRANGEMENT FOR CONTROLLING LIQUID CRYSTAL DISPLAYS
US4566935A (en) 1984-07-31 1986-01-28 Texas Instruments Incorporated Spatial light modulator and method
US4710732A (en) 1984-07-31 1987-12-01 Texas Instruments Incorporated Spatial light modulator and method
US4709995A (en) 1984-08-18 1987-12-01 Canon Kabushiki Kaisha Ferroelectric display panel and driving method therefor to achieve gray scale
US4662746A (en) 1985-10-30 1987-05-05 Texas Instruments Incorporated Spatial light modulator and method
US5096279A (en) 1984-08-31 1992-03-17 Texas Instruments Incorporated Spatial light modulator and method
US5061049A (en) 1984-08-31 1991-10-29 Texas Instruments Incorporated Spatial light modulator and method
US4596992A (en) 1984-08-31 1986-06-24 Texas Instruments Incorporated Linear spatial light modulator and printer
US4615595A (en) 1984-10-10 1986-10-07 Texas Instruments Incorporated Frame addressed spatial light modulator
US5172262A (en) 1985-10-30 1992-12-15 Texas Instruments Incorporated Spatial light modulator and method
GB2186708B (en) 1985-11-26 1990-07-11 Sharp Kk A variable interferometric device and a process for the production of the same
US5835255A (en) 1986-04-23 1998-11-10 Etalon, Inc. Visible spectrum modulator arrays
FR2605444A1 (en) 1986-10-17 1988-04-22 Thomson Csf METHOD FOR CONTROLLING AN ELECTROOPTIC MATRIX SCREEN AND CONTROL CIRCUIT USING THE SAME
JPS63298287A (en) 1987-05-29 1988-12-06 シャープ株式会社 Liquid crystal display device
US5010328A (en) 1987-07-21 1991-04-23 Thorn Emi Plc Display device
US4879602A (en) 1987-09-04 1989-11-07 New York Institute Of Technology Electrode patterns for solid state light modulator
CA1319767C (en) 1987-11-26 1993-06-29 Canon Kabushiki Kaisha Display apparatus
US4956619A (en) 1988-02-19 1990-09-11 Texas Instruments Incorporated Spatial light modulator
US4856863A (en) 1988-06-22 1989-08-15 Texas Instruments Incorporated Optical fiber interconnection network including spatial light modulator
US5028939A (en) 1988-08-23 1991-07-02 Texas Instruments Incorporated Spatial light modulator system
US4982184A (en) 1989-01-03 1991-01-01 General Electric Company Electrocrystallochromic display and element
US5192946A (en) 1989-02-27 1993-03-09 Texas Instruments Incorporated Digitized color video display system
US5162787A (en) 1989-02-27 1992-11-10 Texas Instruments Incorporated Apparatus and method for digitized video system utilizing a moving display surface
US5214419A (en) 1989-02-27 1993-05-25 Texas Instruments Incorporated Planarized true three dimensional display
US5206629A (en) 1989-02-27 1993-04-27 Texas Instruments Incorporated Spatial light modulator and memory for digitized video display
US5079544A (en) 1989-02-27 1992-01-07 Texas Instruments Incorporated Standard independent digitized video system
KR100202246B1 (en) 1989-02-27 1999-06-15 윌리엄 비. 켐플러 Apparatus and method for digital video system
US5170156A (en) 1989-02-27 1992-12-08 Texas Instruments Incorporated Multi-frequency two dimensional display system
US5272473A (en) 1989-02-27 1993-12-21 Texas Instruments Incorporated Reduced-speckle display system
US5214420A (en) 1989-02-27 1993-05-25 Texas Instruments Incorporated Spatial light modulator projection system with random polarity light
US5446479A (en) 1989-02-27 1995-08-29 Texas Instruments Incorporated Multi-dimensional array video processor system
US5287096A (en) 1989-02-27 1994-02-15 Texas Instruments Incorporated Variable luminosity display system
EP0417523B1 (en) 1989-09-15 1996-05-29 Texas Instruments Incorporated Spatial light modulator and method
US4954789A (en) 1989-09-28 1990-09-04 Texas Instruments Incorporated Spatial light modulator
US5124834A (en) 1989-11-16 1992-06-23 General Electric Company Transferrable, self-supporting pellicle for elastomer light valve displays and method for making the same
US5037173A (en) 1989-11-22 1991-08-06 Texas Instruments Incorporated Optical interconnection network
US5227900A (en) 1990-03-20 1993-07-13 Canon Kabushiki Kaisha Method of driving ferroelectric liquid crystal element
CH682523A5 (en) 1990-04-20 1993-09-30 Suisse Electronique Microtech A modulation matrix addressed light.
US5357267A (en) 1990-06-27 1994-10-18 Canon Kabushiki Kaisha Image information control apparatus and display system
US5083857A (en) 1990-06-29 1992-01-28 Texas Instruments Incorporated Multi-level deformable mirror device
US5099353A (en) 1990-06-29 1992-03-24 Texas Instruments Incorporated Architecture and process for integrating DMD with control circuit substrates
US5018256A (en) 1990-06-29 1991-05-28 Texas Instruments Incorporated Architecture and process for integrating DMD with control circuit substrates
US5142405A (en) 1990-06-29 1992-08-25 Texas Instruments Incorporated Bistable dmd addressing circuit and method
DE69113150T2 (en) 1990-06-29 1996-04-04 Texas Instruments Inc Deformable mirror device with updated grid.
US5216537A (en) 1990-06-29 1993-06-01 Texas Instruments Incorporated Architecture and process for integrating DMD with control circuit substrates
US5526688A (en) 1990-10-12 1996-06-18 Texas Instruments Incorporated Digital flexure beam accelerometer and method
US5192395A (en) 1990-10-12 1993-03-09 Texas Instruments Incorporated Method of making a digital flexure beam accelerometer
US5602671A (en) 1990-11-13 1997-02-11 Texas Instruments Incorporated Low surface energy passivation layer for micromechanical devices
US5331454A (en) 1990-11-13 1994-07-19 Texas Instruments Incorporated Low reset voltage process for DMD
JPH04249290A (en) * 1991-02-06 1992-09-04 Seiko Epson Corp Driving method for liquid crystal electrooptic element
US5233459A (en) 1991-03-06 1993-08-03 Massachusetts Institute Of Technology Electric display device
CA2063744C (en) 1991-04-01 2002-10-08 Paul M. Urbanus Digital micromirror device architecture and timing for use in a pulse-width modulated display system
US5142414A (en) 1991-04-22 1992-08-25 Koehler Dale R Electrically actuatable temporal tristimulus-color device
US5226099A (en) 1991-04-26 1993-07-06 Texas Instruments Incorporated Digital micromirror shutter device
US5179274A (en) 1991-07-12 1993-01-12 Texas Instruments Incorporated Method for controlling operation of optical systems and devices
US5287215A (en) 1991-07-17 1994-02-15 Optron Systems, Inc. Membrane light modulation systems
US5168406A (en) 1991-07-31 1992-12-01 Texas Instruments Incorporated Color deformable mirror device and method for manufacture
US5254980A (en) 1991-09-06 1993-10-19 Texas Instruments Incorporated DMD display system controller
US5563398A (en) 1991-10-31 1996-10-08 Texas Instruments Incorporated Spatial light modulator scanning system
CA2081753C (en) 1991-11-22 2002-08-06 Jeffrey B. Sampsell Dmd scanner
US5233385A (en) 1991-12-18 1993-08-03 Texas Instruments Incorporated White light enhanced color field sequential projection
US5233456A (en) 1991-12-20 1993-08-03 Texas Instruments Incorporated Resonant mirror and method of manufacture
US5648793A (en) 1992-01-08 1997-07-15 Industrial Technology Research Institute Driving system for active matrix liquid crystal display
US6381022B1 (en) 1992-01-22 2002-04-30 Northeastern University Light modulating device
CA2087625C (en) 1992-01-23 2006-12-12 William E. Nelson Non-systolic time delay and integration printing
TW476422U (en) 1992-01-29 2002-02-11 Sharp Kk Liquid crystal display
US5296950A (en) 1992-01-31 1994-03-22 Texas Instruments Incorporated Optical signal free-space conversion board
JPH05216617A (en) 1992-01-31 1993-08-27 Canon Inc Display driving device and information processing system
US5231532A (en) 1992-02-05 1993-07-27 Texas Instruments Incorporated Switchable resonant filter for optical radiation
US5212582A (en) 1992-03-04 1993-05-18 Texas Instruments Incorporated Electrostatically controlled beam steering device and method
DE69310974T2 (en) 1992-03-25 1997-11-06 Texas Instruments Inc Built-in optical calibration system
US5312513A (en) 1992-04-03 1994-05-17 Texas Instruments Incorporated Methods of forming multiple phase light modulators
US5613103A (en) 1992-05-19 1997-03-18 Canon Kabushiki Kaisha Display control system and method for controlling data based on supply of data
JPH0651250A (en) 1992-05-20 1994-02-25 Texas Instr Inc <Ti> Monolithic space optical modulator and memory package
US5638084A (en) 1992-05-22 1997-06-10 Dielectric Systems International, Inc. Lighting-independent color video display
JPH06214169A (en) 1992-06-08 1994-08-05 Texas Instr Inc <Ti> Controllable optical and periodic surface filter
US5818095A (en) 1992-08-11 1998-10-06 Texas Instruments Incorporated High-yield spatial light modulator with light blocking layer
US5327286A (en) 1992-08-31 1994-07-05 Texas Instruments Incorporated Real time optical correlation system
US5325116A (en) 1992-09-18 1994-06-28 Texas Instruments Incorporated Device for writing to and reading from optical storage media
US5488505A (en) 1992-10-01 1996-01-30 Engle; Craig D. Enhanced electrostatic shutter mosaic modulator
US5285196A (en) 1992-10-15 1994-02-08 Texas Instruments Incorporated Bistable DMD addressing method
US5659374A (en) 1992-10-23 1997-08-19 Texas Instruments Incorporated Method of repairing defective pixels
EP0610665B1 (en) 1993-01-11 1997-09-10 Texas Instruments Incorporated Pixel control circuitry for spatial light modulator
EP0608056B1 (en) 1993-01-11 1998-07-29 Canon Kabushiki Kaisha Display line dispatcher apparatus
US6674562B1 (en) 1994-05-05 2004-01-06 Iridigm Display Corporation Interferometric modulation of radiation
US5461411A (en) 1993-03-29 1995-10-24 Texas Instruments Incorporated Process and architecture for digital micromirror printer
JP3524122B2 (en) 1993-05-25 2004-05-10 キヤノン株式会社 Display control device
US5489952A (en) 1993-07-14 1996-02-06 Texas Instruments Incorporated Method and device for multi-format television
US5365283A (en) 1993-07-19 1994-11-15 Texas Instruments Incorporated Color phase control for projection display using spatial light modulator
US5619061A (en) 1993-07-27 1997-04-08 Texas Instruments Incorporated Micromechanical microwave switching
US5526172A (en) 1993-07-27 1996-06-11 Texas Instruments Incorporated Microminiature, monolithic, variable electrical signal processor and apparatus including same
US5581272A (en) 1993-08-25 1996-12-03 Texas Instruments Incorporated Signal generator for controlling a spatial light modulator
US5552925A (en) 1993-09-07 1996-09-03 John M. Baker Electro-micro-mechanical shutters on transparent substrates
US5457493A (en) 1993-09-15 1995-10-10 Texas Instruments Incorporated Digital micro-mirror based image simulation system
US5629790A (en) 1993-10-18 1997-05-13 Neukermans; Armand P. Micromachined torsional scanner
US5828367A (en) 1993-10-21 1998-10-27 Rohm Co., Ltd. Display arrangement
US5497197A (en) 1993-11-04 1996-03-05 Texas Instruments Incorporated System and method for packaging data into video processor
US5526051A (en) 1993-10-27 1996-06-11 Texas Instruments Incorporated Digital television system
US5459602A (en) 1993-10-29 1995-10-17 Texas Instruments Micro-mechanical optical shutter
US5452024A (en) 1993-11-01 1995-09-19 Texas Instruments Incorporated DMD display system
JPH07152340A (en) 1993-11-30 1995-06-16 Rohm Co Ltd Display device
US5517347A (en) 1993-12-01 1996-05-14 Texas Instruments Incorporated Direct view deformable mirror device
CA2137059C (en) 1993-12-03 2004-11-23 Texas Instruments Incorporated Dmd architecture to improve horizontal resolution
US5583688A (en) 1993-12-21 1996-12-10 Texas Instruments Incorporated Multi-level digital micromirror device
US5598565A (en) 1993-12-29 1997-01-28 Intel Corporation Method and apparatus for screen power saving
US5448314A (en) 1994-01-07 1995-09-05 Texas Instruments Method and apparatus for sequential color imaging
US5500761A (en) 1994-01-27 1996-03-19 At&T Corp. Micromechanical modulator
US5444566A (en) 1994-03-07 1995-08-22 Texas Instruments Incorporated Optimized electronic operation of digital micromirror devices
US5526327A (en) 1994-03-15 1996-06-11 Cordova, Jr.; David J. Spatial displacement time display
US5665997A (en) 1994-03-31 1997-09-09 Texas Instruments Incorporated Grated landing area to eliminate sticking of micro-mechanical devices
JP3298301B2 (en) 1994-04-18 2002-07-02 カシオ計算機株式会社 Liquid crystal drive
US6710908B2 (en) 1994-05-05 2004-03-23 Iridigm Display Corporation Controlling micro-electro-mechanical cavities
US6040937A (en) 1994-05-05 2000-03-21 Etalon, Inc. Interferometric modulation
US7550794B2 (en) 2002-09-20 2009-06-23 Idc, Llc Micromechanical systems device comprising a displaceable electrode and a charge-trapping layer
US20010003487A1 (en) 1996-11-05 2001-06-14 Mark W. Miles Visible spectrum modulator arrays
US7460291B2 (en) 1994-05-05 2008-12-02 Idc, Llc Separable modulator
US7123216B1 (en) 1994-05-05 2006-10-17 Idc, Llc Photonic MEMS and structures
US6680792B2 (en) 1994-05-05 2004-01-20 Iridigm Display Corporation Interferometric modulation of radiation
EP0686934B1 (en) 1994-05-17 2001-09-26 Texas Instruments Incorporated Display device with pointer position detection
US5497172A (en) 1994-06-13 1996-03-05 Texas Instruments Incorporated Pulse width modulation for spatial light modulator with split reset addressing
US5673106A (en) 1994-06-17 1997-09-30 Texas Instruments Incorporated Printing system with self-monitoring and adjustment
US5454906A (en) 1994-06-21 1995-10-03 Texas Instruments Inc. Method of providing sacrificial spacer for micro-mechanical devices
US5499062A (en) 1994-06-23 1996-03-12 Texas Instruments Incorporated Multiplexed memory timing with block reset and secondary memory
JPH0822024A (en) 1994-07-05 1996-01-23 Mitsubishi Electric Corp Active matrix substrate and its production
US5485304A (en) 1994-07-29 1996-01-16 Texas Instruments, Inc. Support posts for micro-mechanical devices
US5636052A (en) 1994-07-29 1997-06-03 Lucent Technologies Inc. Direct view display based on a micromechanical modulation
US5544268A (en) 1994-09-09 1996-08-06 Deacon Research Display panel with electrically-controlled waveguide-routing
US6053617A (en) 1994-09-23 2000-04-25 Texas Instruments Incorporated Manufacture method for micromechanical devices
US5650881A (en) 1994-11-02 1997-07-22 Texas Instruments Incorporated Support post architecture for micromechanical devices
US5552924A (en) 1994-11-14 1996-09-03 Texas Instruments Incorporated Micromechanical device having an improved beam
US5610624A (en) 1994-11-30 1997-03-11 Texas Instruments Incorporated Spatial light modulator with reduced possibility of an on state defect
US5883608A (en) 1994-12-28 1999-03-16 Canon Kabushiki Kaisha Inverted signal generation circuit for display device, and display apparatus using the same
US5612713A (en) 1995-01-06 1997-03-18 Texas Instruments Incorporated Digital micro-mirror device with block data loading
JPH08202318A (en) 1995-01-31 1996-08-09 Canon Inc Display control method and its display system for display device having storability
US5567334A (en) 1995-02-27 1996-10-22 Texas Instruments Incorporated Method for creating a digital micromirror device using an aluminum hard mask
US5610438A (en) 1995-03-08 1997-03-11 Texas Instruments Incorporated Micro-mechanical device with non-evaporable getter
US5535047A (en) 1995-04-18 1996-07-09 Texas Instruments Incorporated Active yoke hidden hinge digital micromirror device
TW373095B (en) 1995-06-15 1999-11-01 Canon Kk Method for driving optical modulation unit, optical modulation or image display system
US5578976A (en) 1995-06-22 1996-11-26 Rockwell International Corporation Micro electromechanical RF switch
DE19526656C2 (en) 1995-07-21 2000-04-27 Hahn Schickard Ges Micromechanical arrangement with flaps arranged in a carrier plate
JP3638288B2 (en) 1995-08-28 2005-04-13 シチズン時計株式会社 Liquid crystal display
KR100365816B1 (en) 1995-09-20 2003-02-20 가부시끼가이샤 히다치 세이사꾸쇼 Image display device
JP3799092B2 (en) 1995-12-29 2006-07-19 アジレント・テクノロジーズ・インク Light modulation device and display device
US5638946A (en) 1996-01-11 1997-06-17 Northeastern University Micromechanical switch with insulated switch contact
US5912758A (en) 1996-09-11 1999-06-15 Texas Instruments Incorporated Bipolar reset for spatial light modulators
US5771116A (en) 1996-10-21 1998-06-23 Texas Instruments Incorporated Multiple bias level reset waveform for enhanced DMD control
US6008785A (en) 1996-11-28 1999-12-28 Texas Instruments Incorporated Generating load/reset sequences for spatial light modulator
US7471444B2 (en) 1996-12-19 2008-12-30 Idc, Llc Interferometric modulation of radiation
DE69806846T2 (en) 1997-05-08 2002-12-12 Texas Instruments Inc Improvements for spatial light modulators
US6480177B2 (en) 1997-06-04 2002-11-12 Texas Instruments Incorporated Blocked stepped address voltage for micromechanical devices
US5808780A (en) 1997-06-09 1998-09-15 Texas Instruments Incorporated Non-contacting micromechanical optical switch
US5883684A (en) 1997-06-19 1999-03-16 Three-Five Systems, Inc. Diffusively reflecting shield optically, coupled to backlit lightguide, containing LED's completely surrounded by the shield
US5867302A (en) 1997-08-07 1999-02-02 Sandia Corporation Bistable microelectromechanical actuator
US5966235A (en) 1997-09-30 1999-10-12 Lucent Technologies, Inc. Micro-mechanical modulator having an improved membrane configuration
GB2330678A (en) 1997-10-16 1999-04-28 Sharp Kk Addressing a ferroelectric liquid crystal display
US6028690A (en) 1997-11-26 2000-02-22 Texas Instruments Incorporated Reduced micromirror mirror gaps for improved contrast ratio
US6180428B1 (en) 1997-12-12 2001-01-30 Xerox Corporation Monolithic scanning light emitting devices using micromachining
KR100253378B1 (en) 1997-12-15 2000-04-15 김영환 Apparatus for displaying output data in asic(application specific ic)
GB9803441D0 (en) 1998-02-18 1998-04-15 Cambridge Display Tech Ltd Electroluminescent devices
DE19811022A1 (en) 1998-03-13 1999-09-16 Siemens Ag Active matrix LCD
JP3403635B2 (en) 1998-03-26 2003-05-06 富士通株式会社 Display device and method of driving the display device
US5943158A (en) 1998-05-05 1999-08-24 Lucent Technologies Inc. Micro-mechanical, anti-reflection, switched optical modulator array and fabrication method
US6160833A (en) 1998-05-06 2000-12-12 Xerox Corporation Blue vertical cavity surface emitting laser
US6282010B1 (en) 1998-05-14 2001-08-28 Texas Instruments Incorporated Anti-reflective coatings for spatial light modulators
US6323982B1 (en) 1998-05-22 2001-11-27 Texas Instruments Incorporated Yield superstructure for digital micromirror device
US6147790A (en) 1998-06-02 2000-11-14 Texas Instruments Incorporated Spring-ring micromechanical device
US6295154B1 (en) 1998-06-05 2001-09-25 Texas Instruments Incorporated Optical switching apparatus
US6496122B2 (en) 1998-06-26 2002-12-17 Sharp Laboratories Of America, Inc. Image display and remote control system capable of displaying two distinct images
US6304297B1 (en) 1998-07-21 2001-10-16 Ati Technologies, Inc. Method and apparatus for manipulating display of update rate
US6151167A (en) 1998-08-05 2000-11-21 Microvision, Inc. Scanned display with dual signal fiber transmission
US6057903A (en) 1998-08-18 2000-05-02 International Business Machines Corporation Liquid crystal display device employing a guard plane between a layer for measuring touch position and common electrode layer
JP2000075963A (en) 1998-08-27 2000-03-14 Sharp Corp Power-saving control system for display device
US6113239A (en) 1998-09-04 2000-09-05 Sharp Laboratories Of America, Inc. Projection display system for reflective light valves
JP4074714B2 (en) 1998-09-25 2008-04-09 富士フイルム株式会社 Array type light modulation element and flat display driving method
US6323834B1 (en) 1998-10-08 2001-11-27 International Business Machines Corporation Micromechanical displays and fabrication method
US20070285385A1 (en) 1998-11-02 2007-12-13 E Ink Corporation Broadcast system for electronic ink signs
US6391675B1 (en) 1998-11-25 2002-05-21 Raytheon Company Method and apparatus for switching high frequency signals
US6501107B1 (en) 1998-12-02 2002-12-31 Microsoft Corporation Addressable fuse array for circuits and mechanical devices
GB9827945D0 (en) 1998-12-19 1999-02-10 Secr Defence Method of driving a spatial light modulator
JP3119255B2 (en) 1998-12-22 2000-12-18 日本電気株式会社 Micromachine switch and method of manufacturing the same
US6590549B1 (en) 1998-12-30 2003-07-08 Texas Instruments Incorporated Analog pulse width modulation of video data
US6606175B1 (en) 1999-03-16 2003-08-12 Sharp Laboratories Of America, Inc. Multi-segment light-emitting diode
FR2791494B1 (en) 1999-03-23 2001-06-01 France Telecom BI-MODE RADIO FREQUENCY RECEIVING DEVICE AND CORRESPONDING MULTIMEDIA RECEIVER
JP3466951B2 (en) 1999-03-30 2003-11-17 株式会社東芝 Liquid crystal display
US7012600B2 (en) 1999-04-30 2006-03-14 E Ink Corporation Methods for driving bistable electro-optic displays, and apparatus for use therein
US6690344B1 (en) 1999-05-14 2004-02-10 Ngk Insulators, Ltd. Method and apparatus for driving device and display
JP2001324959A (en) 1999-05-14 2001-11-22 Ngk Insulators Ltd Device and method for driving display
NL1015202C2 (en) 1999-05-20 2002-03-26 Nec Corp Active matrix type liquid crystal display device includes adder provided by making scanning line and pixel electrode connected to gate electrode of TFT to overlap via insulating and semiconductor films
TW523727B (en) 1999-05-27 2003-03-11 Koninkl Philips Electronics Nv Display device
TW444456B (en) 1999-06-04 2001-07-01 Inst Information Industry Data display device and method for request of data update
US6201633B1 (en) 1999-06-07 2001-03-13 Xerox Corporation Micro-electromechanical based bistable color display sheets
US6862029B1 (en) 1999-07-27 2005-03-01 Hewlett-Packard Development Company, L.P. Color display system
US6433907B1 (en) 1999-08-05 2002-08-13 Microvision, Inc. Scanned display with plurality of scanning assemblies
US6362912B1 (en) 1999-08-05 2002-03-26 Microvision, Inc. Scanned imaging apparatus with switched feeds
US6245590B1 (en) 1999-08-05 2001-06-12 Microvision Inc. Frequency tunable resonant scanner and method of making
US6507330B1 (en) 1999-09-01 2003-01-14 Displaytech, Inc. DC-balanced and non-DC-balanced drive schemes for liquid crystal devices
US6275326B1 (en) 1999-09-21 2001-08-14 Lucent Technologies Inc. Control arrangement for microelectromechanical devices and systems
US7339993B1 (en) 1999-10-01 2008-03-04 Vidiator Enterprises Inc. Methods for transforming streaming video data
WO2003007049A1 (en) 1999-10-05 2003-01-23 Iridigm Display Corporation Photonic mems and structures
US6549338B1 (en) 1999-11-12 2003-04-15 Texas Instruments Incorporated Bandpass filter to reduce thermal impact of dichroic light shift
US6552840B2 (en) 1999-12-03 2003-04-22 Texas Instruments Incorporated Electrostatic efficiency of micromechanical devices
US6545335B1 (en) 1999-12-27 2003-04-08 Xerox Corporation Structure and method for electrical isolation of optoelectronic integrated circuits
US6548908B2 (en) 1999-12-27 2003-04-15 Xerox Corporation Structure and method for planar lateral oxidation in passive devices
US6674090B1 (en) 1999-12-27 2004-01-06 Xerox Corporation Structure and method for planar lateral oxidation in active
US6466358B2 (en) 1999-12-30 2002-10-15 Texas Instruments Incorporated Analog pulse width modulation cell for digital micromechanical device
JP2002162652A (en) 2000-01-31 2002-06-07 Fujitsu Ltd Sheet-like display device, resin spherical body and microcapsule
US7098884B2 (en) 2000-02-08 2006-08-29 Semiconductor Energy Laboratory Co., Ltd. Semiconductor display device and method of driving semiconductor display device
JP2003524215A (en) 2000-02-24 2003-08-12 コーニンクレッカ フィリップス エレクトロニクス エヌ ヴィ Display device with optical waveguide
JP3498033B2 (en) 2000-02-28 2004-02-16 Nec液晶テクノロジー株式会社 Display device, portable electronic device, and method of driving display device
US20030004272A1 (en) 2000-03-01 2003-01-02 Power Mark P J Data transfer method and apparatus
JP4860878B2 (en) 2000-03-14 2012-01-25 ティーピーオー ホンコン ホールディング リミテッド Twisted nematic liquid crystal display with temperature compensation means for operating voltage
US6747775B2 (en) 2000-03-20 2004-06-08 Np Photonics, Inc. Detunable Fabry-Perot interferometer and an add/drop multiplexer using the same
US20010051014A1 (en) 2000-03-24 2001-12-13 Behrang Behin Optical switch employing biased rotatable combdrive devices and methods
US6674413B2 (en) 2000-03-30 2004-01-06 Matsushita Electric Industrial Co., Ltd. Display control apparatus
US6788520B1 (en) 2000-04-10 2004-09-07 Behrang Behin Capacitive sensing scheme for digital control state detection in optical switches
US20010052887A1 (en) 2000-04-11 2001-12-20 Yusuke Tsutsui Method and circuit for driving display device
US6356085B1 (en) 2000-05-09 2002-03-12 Pacesetter, Inc. Method and apparatus for converting capacitance to voltage
WO2001090772A1 (en) 2000-05-22 2001-11-29 Koninklijke Philips Electronics N.V. Gps receiver
JP3843703B2 (en) 2000-06-13 2006-11-08 富士ゼロックス株式会社 Optical writable recording and display device
US6473274B1 (en) 2000-06-28 2002-10-29 Texas Instruments Incorporated Symmetrical microactuator structure for use in mass data storage devices, or the like
GB2364209A (en) 2000-06-30 2002-01-16 Nokia Oy Ab Combined digital video broadcast receiver and cellular receiver
US6677709B1 (en) 2000-07-18 2004-01-13 General Electric Company Micro electromechanical system controlled organic led and pixel arrays and method of using and of manufacturing same
US6853129B1 (en) 2000-07-28 2005-02-08 Candescent Technologies Corporation Protected substrate structure for a field emission display device
US6778155B2 (en) 2000-07-31 2004-08-17 Texas Instruments Incorporated Display operation with inserted block clears
JP2002072974A (en) 2000-08-29 2002-03-12 Optrex Corp Method for driving liquid crystal display device
US6643069B2 (en) 2000-08-31 2003-11-04 Texas Instruments Incorporated SLM-base color projection display having multiple SLM's and multiple projection lenses
US6792293B1 (en) 2000-09-13 2004-09-14 Motorola, Inc. Apparatus and method for orienting an image on a display of a wireless communication device
EP1334623A2 (en) 2000-10-12 2003-08-13 Reveo, Inc. 3d projection system with a digital micromirror device
US6504118B2 (en) 2000-10-27 2003-01-07 Daniel J Hyman Microfabricated double-throw relay with multimorph actuator and electrostatic latch mechanism
US6859218B1 (en) 2000-11-07 2005-02-22 Hewlett-Packard Development Company, L.P. Electronic display devices and methods
US6593934B1 (en) 2000-11-16 2003-07-15 Industrial Technology Research Institute Automatic gamma correction system for displays
US6433917B1 (en) 2000-11-22 2002-08-13 Ball Semiconductor, Inc. Light modulation device and system
US6504641B2 (en) 2000-12-01 2003-01-07 Agere Systems Inc. Driver and method of operating a micro-electromechanical system device
JP2002175053A (en) 2000-12-07 2002-06-21 Sony Corp Active matrix display and mobile terminal which uses the same
US6756996B2 (en) 2000-12-19 2004-06-29 Intel Corporation Obtaining a high refresh rate display using a low bandwidth digital interface
FR2818795B1 (en) 2000-12-27 2003-12-05 Commissariat Energie Atomique MICRO-DEVICE WITH THERMAL ACTUATOR
US6775174B2 (en) 2000-12-28 2004-08-10 Texas Instruments Incorporated Memory architecture for micromirror cell
US6625047B2 (en) 2000-12-31 2003-09-23 Texas Instruments Incorporated Micromechanical memory element
US6907167B2 (en) 2001-01-19 2005-06-14 Gazillion Bits, Inc. Optical interleaving with enhanced spectral response and reduced polarization sensitivity
US6543286B2 (en) 2001-01-26 2003-04-08 Movaz Networks, Inc. High frequency pulse width modulation driver, particularly useful for electrostatically actuated MEMS array
WO2002061781A1 (en) 2001-01-30 2002-08-08 Advantest Corporation Switch and integrated circuit device
GB2373121A (en) 2001-03-10 2002-09-11 Sharp Kk Frame rate controller
US6630786B2 (en) 2001-03-30 2003-10-07 Candescent Technologies Corporation Light-emitting device having light-reflective layer formed with, or/and adjacent to, material that enhances device performance
SE0101184D0 (en) 2001-04-02 2001-04-02 Ericsson Telefon Ab L M Micro electromechanical switches
US6657832B2 (en) 2001-04-26 2003-12-02 Texas Instruments Incorporated Mechanically assisted restoring force support for micromachined membranes
US6465355B1 (en) 2001-04-27 2002-10-15 Hewlett-Packard Company Method of fabricating suspended microstructures
US6809711B2 (en) 2001-05-03 2004-10-26 Eastman Kodak Company Display driver and method for driving an emissive video display
US7116287B2 (en) 2001-05-09 2006-10-03 Eastman Kodak Company Drive for cholesteric liquid crystal displays
JP4449249B2 (en) 2001-05-11 2010-04-14 ソニー株式会社 Method for driving optical multilayer structure, method for driving display device, and display device
US6822628B2 (en) 2001-06-28 2004-11-23 Candescent Intellectual Property Services, Inc. Methods and systems for compensating row-to-row brightness variations of a field emission display
US7291363B2 (en) 2001-06-30 2007-11-06 Texas Instruments Incorporated Lubricating micro-machined devices using fluorosurfactants
JP4032216B2 (en) 2001-07-12 2008-01-16 ソニー株式会社 OPTICAL MULTILAYER STRUCTURE, ITS MANUFACTURING METHOD, OPTICAL SWITCHING DEVICE, AND IMAGE DISPLAY DEVICE
US6862022B2 (en) 2001-07-20 2005-03-01 Hewlett-Packard Development Company, L.P. Method and system for automatically selecting a vertical refresh rate for a video display monitor
JP3749147B2 (en) 2001-07-27 2006-02-22 シャープ株式会社 Display device
US6589625B1 (en) 2001-08-01 2003-07-08 Iridigm Display Corporation Hermetic seal and method to create the same
US6600201B2 (en) 2001-08-03 2003-07-29 Hewlett-Packard Development Company, L.P. Systems with high density packing of micromachines
US6632698B2 (en) 2001-08-07 2003-10-14 Hewlett-Packard Development Company, L.P. Microelectromechanical device having a stiffened support beam, and methods of forming stiffened support beams in MEMS
JP3632637B2 (en) 2001-08-09 2005-03-23 セイコーエプソン株式会社 Electro-optical device, driving method thereof, driving circuit of electro-optical device, and electronic apparatus
US6781208B2 (en) 2001-08-17 2004-08-24 Nec Corporation Functional device, method of manufacturing therefor and driver circuit
US6787438B1 (en) 2001-10-16 2004-09-07 Teravieta Technologies, Inc. Device having one or more contact structures interposed between a pair of electrodes
US6870581B2 (en) 2001-10-30 2005-03-22 Sharp Laboratories Of America, Inc. Single panel color video projection display using reflective banded color falling-raster illumination
US20030080839A1 (en) 2001-10-31 2003-05-01 Wong Marvin Glenn Method for improving the power handling capacity of MEMS switches
JP4190862B2 (en) 2001-12-18 2008-12-03 シャープ株式会社 Display device and driving method thereof
US6791735B2 (en) 2002-01-09 2004-09-14 The Regents Of The University Of California Differentially-driven MEMS spatial light modulator
US6750589B2 (en) 2002-01-24 2004-06-15 Honeywell International Inc. Method and circuit for the control of large arrays of electrostatic actuators
JP4168757B2 (en) 2002-02-01 2008-10-22 松下電器産業株式会社 filter
US6794119B2 (en) 2002-02-12 2004-09-21 Iridigm Display Corporation Method for fabricating a structure for a microelectromechanical systems (MEMS) device
US6700138B2 (en) 2002-02-25 2004-03-02 Silicon Bandwidth, Inc. Modular semiconductor die package and method of manufacturing thereof
US6574033B1 (en) 2002-02-27 2003-06-03 Iridigm Display Corporation Microelectromechanical systems device and method for fabricating same
JP2003255338A (en) 2002-02-28 2003-09-10 Mitsubishi Electric Corp Liquid crystal display
US7283112B2 (en) 2002-03-01 2007-10-16 Microsoft Corporation Reflective microelectrical mechanical structure (MEMS) optical modulator and optical display system
EP1343190A3 (en) 2002-03-08 2005-04-20 Murata Manufacturing Co., Ltd. Variable capacitance element
EP1345197A1 (en) 2002-03-11 2003-09-17 Dialog Semiconductor GmbH LCD module identification
US6954297B2 (en) 2002-04-30 2005-10-11 Hewlett-Packard Development Company, L.P. Micro-mirror device including dielectrophoretic liquid
US20030202264A1 (en) 2002-04-30 2003-10-30 Weber Timothy L. Micro-mirror device
US6972882B2 (en) 2002-04-30 2005-12-06 Hewlett-Packard Development Company, L.P. Micro-mirror device with light angle amplification
US6791441B2 (en) 2002-05-07 2004-09-14 Raytheon Company Micro-electro-mechanical switch, and methods of making and using it
US20040212026A1 (en) 2002-05-07 2004-10-28 Hewlett-Packard Company MEMS device having time-varying control
US6862141B2 (en) 2002-05-20 2005-03-01 General Electric Company Optical substrate and method of making
AU2003234036A1 (en) 2002-05-29 2003-12-19 Zbd Displays Ltd Liquid crystal device with bi- or multistable alignment gratings
JP4342200B2 (en) 2002-06-06 2009-10-14 シャープ株式会社 Liquid crystal display
JP2004021067A (en) 2002-06-19 2004-01-22 Sanyo Electric Co Ltd Liquid crystal display and method for adjusting the same
JP2004029571A (en) 2002-06-27 2004-01-29 Nokia Corp Liquid crystal display device and device and method for adjusting vcom
JP2003058134A (en) 2002-06-28 2003-02-28 Seiko Epson Corp Electrooptical device and driving method of electrooptical material, its driving circuit, electronic equipment and display device
US6741377B2 (en) 2002-07-02 2004-05-25 Iridigm Display Corporation Device having a light-absorbing mask and a method for fabricating same
US7256795B2 (en) 2002-07-31 2007-08-14 Ati Technologies Inc. Extended power management via frame modulation control
TWI266106B (en) 2002-08-09 2006-11-11 Sanyo Electric Co Display device with a plurality of display panels
US6775047B1 (en) 2002-08-19 2004-08-10 Silicon Light Machines, Inc. Adaptive bipolar operation of MEM device
JP2004085607A (en) 2002-08-22 2004-03-18 Seiko Epson Corp Image display device, image display method, and image display program
US7372999B2 (en) 2002-09-09 2008-05-13 Ricoh Company, Ltd. Image coder and image decoder capable of power-saving control in image compression and decompression
TW544787B (en) 2002-09-18 2003-08-01 Promos Technologies Inc Method of forming self-aligned contact structure with locally etched gate conductive layer
US20050264472A1 (en) 2002-09-23 2005-12-01 Rast Rodger H Display methods and systems
EP1414011A1 (en) 2002-10-22 2004-04-28 STMicroelectronics S.r.l. Method for scanning sequence selection for displays
US20040080479A1 (en) 2002-10-22 2004-04-29 Credelle Thomas Lioyd Sub-pixel arrangements for striped displays and methods and systems for sub-pixel rendering same
US6747785B2 (en) 2002-10-24 2004-06-08 Hewlett-Packard Development Company, L.P. MEMS-actuated color light modulator and methods
US6666561B1 (en) 2002-10-28 2003-12-23 Hewlett-Packard Development Company, L.P. Continuously variable analog micro-mirror device
US7370185B2 (en) 2003-04-30 2008-05-06 Hewlett-Packard Development Company, L.P. Self-packaged optical interference display device having anti-stiction bumps, integral micro-lens, and reflection-absorbing layers
US7929214B2 (en) 2002-11-07 2011-04-19 Sony Deutschland Gmbh Illumination arrangement for a projection system
US6972881B1 (en) 2002-11-21 2005-12-06 Nuelight Corp. Micro-electro-mechanical switch (MEMS) display panel with on-glass column multiplexers using MEMS as mux elements
US6741503B1 (en) 2002-12-04 2004-05-25 Texas Instruments Incorporated SLM display data address mapping for four bank frame buffer
US6813060B1 (en) 2002-12-09 2004-11-02 Sandia Corporation Electrical latching of microelectromechanical devices
US7205675B2 (en) 2003-01-29 2007-04-17 Hewlett-Packard Development Company, L.P. Micro-fabricated device with thermoelectric device and method of making
US20040147056A1 (en) 2003-01-29 2004-07-29 Mckinnell James C. Micro-fabricated device and method of making
JP2004004553A (en) 2003-02-10 2004-01-08 Seiko Epson Corp Liquid crystal display panel and driving circuit
US6903487B2 (en) 2003-02-14 2005-06-07 Hewlett-Packard Development Company, L.P. Micro-mirror device with increased mirror tilt
FR2851683B1 (en) 2003-02-20 2006-04-28 Nemoptic IMPROVED BISTABLE NEMATIC LIQUID CRYSTAL DISPLAY DEVICE AND METHOD
US7730407B2 (en) 2003-02-28 2010-06-01 Fuji Xerox Co., Ltd. Systems and methods for bookmarking live and recorded multimedia documents
US6844953B2 (en) 2003-03-12 2005-01-18 Hewlett-Packard Development Company, L.P. Micro-mirror device including dielectrophoretic liquid
WO2004093041A2 (en) 2003-04-16 2004-10-28 Koninklijke Philips Electronics N.V. Display device comprising a display panel and a driver-circuit
US6998776B2 (en) 2003-04-16 2006-02-14 Corning Incorporated Glass package that is hermetically sealed with a frit and method of fabrication
WO2004097506A2 (en) 2003-04-24 2004-11-11 Displaytech, Inc. Microdisplay and interface on a single chip
US6853476B2 (en) 2003-04-30 2005-02-08 Hewlett-Packard Development Company, L.P. Charge control circuit for a micro-electromechanical device
US7400489B2 (en) 2003-04-30 2008-07-15 Hewlett-Packard Development Company, L.P. System and a method of driving a parallel-plate variable micro-electromechanical capacitor
US6741384B1 (en) 2003-04-30 2004-05-25 Hewlett-Packard Development Company, L.P. Control of MEMS and light modulator arrays
US7358966B2 (en) 2003-04-30 2008-04-15 Hewlett-Packard Development Company L.P. Selective update of micro-electromechanical device
US6829132B2 (en) 2003-04-30 2004-12-07 Hewlett-Packard Development Company, L.P. Charge control of micro-electromechanical device
US7072093B2 (en) 2003-04-30 2006-07-04 Hewlett-Packard Development Company, L.P. Optical interference pixel display with charge control
US6819469B1 (en) 2003-05-05 2004-11-16 Igor M. Koba High-resolution spatial light modulator for 3-dimensional holographic display
US6865313B2 (en) 2003-05-09 2005-03-08 Opticnet, Inc. Bistable latching actuator for optical switching applications
US7218499B2 (en) 2003-05-14 2007-05-15 Hewlett-Packard Development Company, L.P. Charge control circuit
US6917459B2 (en) 2003-06-03 2005-07-12 Hewlett-Packard Development Company, L.P. MEMS device and method of forming MEMS device
US6811267B1 (en) 2003-06-09 2004-11-02 Hewlett-Packard Development Company, L.P. Display system with nonvisible data projection
US7221495B2 (en) 2003-06-24 2007-05-22 Idc Llc Thin film precursor stack for MEMS manufacturing
US6903860B2 (en) 2003-11-01 2005-06-07 Fusao Ishii Vacuum packaged micromirror arrays and methods of manufacturing the same
US7190380B2 (en) 2003-09-26 2007-03-13 Hewlett-Packard Development Company, L.P. Generating and displaying spatially offset sub-frames
US7173314B2 (en) 2003-08-13 2007-02-06 Hewlett-Packard Development Company, L.P. Storage device having a probe and a storage cell with moveable parts
TW593127B (en) 2003-08-18 2004-06-21 Prime View Int Co Ltd Interference display plate and manufacturing method thereof
JP4806634B2 (en) 2003-08-19 2011-11-02 イー インク コーポレイション Electro-optic display and method for operating an electro-optic display
JP2004145286A (en) 2003-08-28 2004-05-20 Seiko Epson Corp Device, method, and program for image display
US20050057442A1 (en) 2003-08-28 2005-03-17 Olan Way Adjacent display of sequential sub-images
US20050068583A1 (en) 2003-09-30 2005-03-31 Gutkowski Lawrence J. Organizing a digital image
US6861277B1 (en) 2003-10-02 2005-03-01 Hewlett-Packard Development Company, L.P. Method of forming MEMS device
US20050116924A1 (en) 2003-10-07 2005-06-02 Rolltronics Corporation Micro-electromechanical switching backplane
US7333993B2 (en) * 2003-11-25 2008-02-19 Network Appliance, Inc. Adaptive file readahead technique for multiple read streams
US7142346B2 (en) 2003-12-09 2006-11-28 Idc, Llc System and method for addressing a MEMS display
US7161728B2 (en) 2003-12-09 2007-01-09 Idc, Llc Area array modulation and lead reduction in interferometric modulators
US20080231592A1 (en) 2004-01-22 2008-09-25 Koninklijke Philips Electronic, N.V. Electrophoretic Display Device
US7342705B2 (en) 2004-02-03 2008-03-11 Idc, Llc Spatial light modulator with integrated optical compensation structure
TWI256941B (en) 2004-02-18 2006-06-21 Qualcomm Mems Technologies Inc A micro electro mechanical system display cell and method for fabricating thereof
JP2005257981A (en) 2004-03-11 2005-09-22 Fuji Photo Film Co Ltd Method of driving optical modulation element array, optical modulation apparatus, and image forming apparatus
US20060044291A1 (en) 2004-08-25 2006-03-02 Willis Thomas E Segmenting a waveform that drives a display
US7560299B2 (en) 2004-08-27 2009-07-14 Idc, Llc Systems and methods of actuating MEMS display elements
US7515147B2 (en) 2004-08-27 2009-04-07 Idc, Llc Staggered column drive circuit systems and methods
US7551159B2 (en) 2004-08-27 2009-06-23 Idc, Llc System and method of sensing actuation and release voltages of an interferometric modulator
US7889163B2 (en) 2004-08-27 2011-02-15 Qualcomm Mems Technologies, Inc. Drive method for MEMS devices
US7499208B2 (en) 2004-08-27 2009-03-03 Udc, Llc Current mode display driver circuit realization feature
CN101010714B (en) * 2004-08-27 2010-08-18 高通Mems科技公司 Systems and methods of actuating MEMS display elements
US7602375B2 (en) 2004-09-27 2009-10-13 Idc, Llc Method and system for writing data to MEMS display elements
US7675669B2 (en) 2004-09-27 2010-03-09 Qualcomm Mems Technologies, Inc. Method and system for driving interferometric modulators
US7446927B2 (en) 2004-09-27 2008-11-04 Idc, Llc MEMS switch with set and latch electrodes
US7369296B2 (en) 2004-09-27 2008-05-06 Idc, Llc Device and method for modifying actuation voltage thresholds of a deformable membrane in an interferometric modulator
US7724993B2 (en) 2004-09-27 2010-05-25 Qualcomm Mems Technologies, Inc. MEMS switches with deforming membranes
US7136213B2 (en) 2004-09-27 2006-11-14 Idc, Llc Interferometric modulators having charge persistence
US8878825B2 (en) 2004-09-27 2014-11-04 Qualcomm Mems Technologies, Inc. System and method for providing a variable refresh rate of an interferometric modulator display
US7920135B2 (en) 2004-09-27 2011-04-05 Qualcomm Mems Technologies, Inc. Method and system for driving a bi-stable display
US7813026B2 (en) 2004-09-27 2010-10-12 Qualcomm Mems Technologies, Inc. System and method of reducing color shift in a display
US7545550B2 (en) 2004-09-27 2009-06-09 Idc, Llc Systems and methods of actuating MEMS display elements
US7327510B2 (en) 2004-09-27 2008-02-05 Idc, Llc Process for modifying offset voltage characteristics of an interferometric modulator
US8004504B2 (en) 2004-09-27 2011-08-23 Qualcomm Mems Technologies, Inc. Reduced capacitance display element
US20060103643A1 (en) * 2004-09-27 2006-05-18 Mithran Mathew Measuring and modeling power consumption in displays
US20060077148A1 (en) 2004-09-27 2006-04-13 Gally Brian J Method and device for manipulating color in a display
US7626581B2 (en) 2004-09-27 2009-12-01 Idc, Llc Device and method for display memory using manipulation of mechanical response
US7911428B2 (en) 2004-09-27 2011-03-22 Qualcomm Mems Technologies, Inc. Method and device for manipulating color in a display
US7345805B2 (en) 2004-09-27 2008-03-18 Idc, Llc Interferometric modulator array with integrated MEMS electrical switches
US8310441B2 (en) 2004-09-27 2012-11-13 Qualcomm Mems Technologies, Inc. Method and system for writing data to MEMS display elements
US7355780B2 (en) 2004-09-27 2008-04-08 Idc, Llc System and method of illuminating interferometric modulators using backlighting
US8031133B2 (en) 2004-09-27 2011-10-04 Qualcomm Mems Technologies, Inc. Method and device for manipulating color in a display
US8102407B2 (en) 2004-09-27 2012-01-24 Qualcomm Mems Technologies, Inc. Method and device for manipulating color in a display
US7289259B2 (en) 2004-09-27 2007-10-30 Idc, Llc Conductive bus structure for interferometric modulator array
US20060066594A1 (en) 2004-09-27 2006-03-30 Karen Tyger Systems and methods for driving a bi-stable display element
WO2006037044A1 (en) 2004-09-27 2006-04-06 Idc, Llc Method and device for multistate interferometric light modulation
US8362987B2 (en) 2004-09-27 2013-01-29 Qualcomm Mems Technologies, Inc. Method and device for manipulating color in a display
US7561323B2 (en) 2004-09-27 2009-07-14 Idc, Llc Optical films for directing light towards active areas of displays
US20060066586A1 (en) 2004-09-27 2006-03-30 Gally Brian J Touchscreens for displays
US7532195B2 (en) 2004-09-27 2009-05-12 Idc, Llc Method and system for reducing power consumption in a display
US7508571B2 (en) 2004-09-27 2009-03-24 Idc, Llc Optical films for controlling angular characteristics of displays
US7310179B2 (en) * 2004-09-27 2007-12-18 Idc, Llc Method and device for selective adjustment of hysteresis window
US7710632B2 (en) 2004-09-27 2010-05-04 Qualcomm Mems Technologies, Inc. Display device having an array of spatial light modulators with integrated color filters
US8514169B2 (en) 2004-09-27 2013-08-20 Qualcomm Mems Technologies, Inc. Apparatus and system for writing data to electromechanical display elements
US7679627B2 (en) 2004-09-27 2010-03-16 Qualcomm Mems Technologies, Inc. Controller and driver features for bi-stable display
US7843410B2 (en) 2004-09-27 2010-11-30 Qualcomm Mems Technologies, Inc. Method and device for electrically programmable display
US7054051B1 (en) 2004-11-26 2006-05-30 Alces Technology, Inc. Differential interferometric light modulator and image display device
US20070205969A1 (en) 2005-02-23 2007-09-06 Pixtronix, Incorporated Direct-view MEMS display devices and methods for generating images thereon
US7502221B2 (en) 2005-04-22 2009-03-10 Microsoft Corporation Multiple-use auxiliary display
US7920136B2 (en) 2005-05-05 2011-04-05 Qualcomm Mems Technologies, Inc. System and method of driving a MEMS display device
US7834829B2 (en) 2005-10-03 2010-11-16 Hewlett-Packard Development Company, L.P. Control circuit for overcoming stiction
US20070126673A1 (en) 2005-12-07 2007-06-07 Kostadin Djordjev Method and system for writing data to MEMS display elements
US8391630B2 (en) 2005-12-22 2013-03-05 Qualcomm Mems Technologies, Inc. System and method for power reduction when decompressing video streams for interferometric modulator displays
US7366393B2 (en) 2006-01-13 2008-04-29 Optical Research Associates Light enhancing structures with three or more arrays of elongate features
US8194056B2 (en) 2006-02-09 2012-06-05 Qualcomm Mems Technologies Inc. Method and system for writing data to MEMS display elements
US7903047B2 (en) 2006-04-17 2011-03-08 Qualcomm Mems Technologies, Inc. Mode indicator for interferometric modulator displays
US8049713B2 (en) 2006-04-24 2011-11-01 Qualcomm Mems Technologies, Inc. Power consumption optimized display update
US7471442B2 (en) * 2006-06-15 2008-12-30 Qualcomm Mems Technologies, Inc. Method and apparatus for low range bit depth enhancements for MEMS display architectures
US7957589B2 (en) 2007-01-25 2011-06-07 Qualcomm Mems Technologies, Inc. Arbitrary power function using logarithm lookup table
US8405649B2 (en) 2009-03-27 2013-03-26 Qualcomm Mems Technologies, Inc. Low voltage driver scheme for interferometric modulators

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6327071B1 (en) 1998-10-16 2001-12-04 Fuji Photo Film Co., Ltd. Drive methods of array-type light modulation element and flat-panel display
WO2006121608A2 (en) 2005-05-05 2006-11-16 Qualcomm Incorporated Systems and methods of actuating mems display elements

Cited By (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2012125371A1 (en) * 2011-03-15 2012-09-20 Qualcomm Mems Technologies, Inc. Color -dependent write waveform timing
JP2014510950A (en) * 2011-03-15 2014-05-01 クゥアルコム・メムス・テクノロジーズ・インコーポレイテッド Method and apparatus for line time reduction
JP2014516417A (en) * 2011-03-15 2014-07-10 クゥアルコム・メムス・テクノロジーズ・インコーポレイテッド Inactive dummy pixel
US8988440B2 (en) 2011-03-15 2015-03-24 Qualcomm Mems Technologies, Inc. Inactive dummy pixels
JP2012237896A (en) * 2011-05-12 2012-12-06 Japan Display East Co Ltd Image display device
WO2013016075A1 (en) * 2011-07-22 2013-01-31 Qualcomm Mems Technologies, Inc. Methods and devices for driving a display using both an active matrix addressing scheme and a passive matrix addressing scheme
US8988409B2 (en) 2011-07-22 2015-03-24 Qualcomm Mems Technologies, Inc. Methods and devices for voltage reduction for active matrix displays using variability of pixel device capacitance
JP2014531057A (en) * 2011-10-21 2014-11-20 クォルコム・メムズ・テクノロジーズ・インコーポレーテッド Adaptive line time to increase frame rate
JP2014535074A (en) * 2011-10-21 2014-12-25 クォルコム・メムズ・テクノロジーズ・インコーポレーテッド Method and device for reducing the effects of polarity reversal in driving a display
WO2013176928A3 (en) * 2012-05-25 2014-04-10 Qualcomm Mems Technologies, Inc. Display with selective line updating and polarity inversion
CN104350538A (en) * 2012-05-31 2015-02-11 高通Mems科技公司 System and method of sensing actuation and release voltages of interferometric modulators

Also Published As

Publication number Publication date
SG174547A1 (en) 2011-10-28
MX2011010092A (en) 2011-11-18
WO2010111431A3 (en) 2011-03-10
IL215324A0 (en) 2011-12-29
RU2011139515A (en) 2013-05-10
CN102365673A (en) 2012-02-29
BRPI1012284A2 (en) 2016-03-15
AU2010229967A2 (en) 2011-11-17
CN102365673B (en) 2014-12-03
TW201044009A (en) 2010-12-16
JP5518994B2 (en) 2014-06-11
EP2411974A2 (en) 2012-02-01
KR20110132617A (en) 2011-12-08
CA2756778A1 (en) 2010-09-30
AU2010229967A1 (en) 2011-11-10
JP2014149543A (en) 2014-08-21
TWI487945B (en) 2015-06-11
US8736590B2 (en) 2014-05-27
US20100245311A1 (en) 2010-09-30
ZA201107846B (en) 2012-09-26
JP2012522269A (en) 2012-09-20

Similar Documents

Publication Publication Date Title
US8405649B2 (en) Low voltage driver scheme for interferometric modulators
US8736590B2 (en) Low voltage driver scheme for interferometric modulators
US7898725B2 (en) Apparatuses with enhanced low range bit depth
US7948457B2 (en) Systems and methods of actuating MEMS display elements
US7667884B2 (en) Interferometric modulators having charge persistence
EP1640950A2 (en) MEMS display device and data writing method adapted therefor
US20070126673A1 (en) Method and system for writing data to MEMS display elements
US8884940B2 (en) Charge pump for producing display driver output
WO2011059927A1 (en) Display with color rows and energy saving row driving sequence
US20100039424A1 (en) Method of reducing offset voltage in a microelectromechanical device

Legal Events

Date Code Title Description
WWE Wipo information: entry into national phase

Ref document number: 201080014077.4

Country of ref document: CN

121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 10711806

Country of ref document: EP

Kind code of ref document: A2

DPE1 Request for preliminary examination filed after expiration of 19th month from priority date (pct application filed from 20040101)
WWE Wipo information: entry into national phase

Ref document number: 2756778

Country of ref document: CA

Ref document number: 2012502218

Country of ref document: JP

Ref document number: MX/A/2011/010092

Country of ref document: MX

Ref document number: 12011501932

Country of ref document: PH

NENP Non-entry into the national phase

Ref country code: DE

WWE Wipo information: entry into national phase

Ref document number: 7123/CHENP/2011

Country of ref document: IN

ENP Entry into the national phase

Ref document number: 20117025232

Country of ref document: KR

Kind code of ref document: A

ENP Entry into the national phase

Ref document number: 2011139515

Country of ref document: RU

Kind code of ref document: A

REEP Request for entry into the european phase

Ref document number: 2010711806

Country of ref document: EP

WWE Wipo information: entry into national phase

Ref document number: 2010711806

Country of ref document: EP

ENP Entry into the national phase

Ref document number: 2010229967

Country of ref document: AU

Date of ref document: 20100324

Kind code of ref document: A

REG Reference to national code

Ref country code: BR

Ref legal event code: B01A

Ref document number: PI1012284

Country of ref document: BR

ENP Entry into the national phase

Ref document number: PI1012284

Country of ref document: BR

Kind code of ref document: A2

Effective date: 20110923