WO2011106075A2 - A microelectronic structure including a low k dielectric and a method of controlling carbon distribution in the structure - Google Patents

A microelectronic structure including a low k dielectric and a method of controlling carbon distribution in the structure Download PDF

Info

Publication number
WO2011106075A2
WO2011106075A2 PCT/US2011/000215 US2011000215W WO2011106075A2 WO 2011106075 A2 WO2011106075 A2 WO 2011106075A2 US 2011000215 W US2011000215 W US 2011000215W WO 2011106075 A2 WO2011106075 A2 WO 2011106075A2
Authority
WO
WIPO (PCT)
Prior art keywords
carbon
low
silicon oxide
dielectric
oxygen
Prior art date
Application number
PCT/US2011/000215
Other languages
French (fr)
Other versions
WO2011106075A3 (en
Inventor
Bo Xie
Alexandros T. Demos
Daemian Raj
Sure Ngo
Kang Sub Yim
Original Assignee
Applied Materials, Inc.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Applied Materials, Inc. filed Critical Applied Materials, Inc.
Priority to CN201180010539XA priority Critical patent/CN102763200A/en
Priority to JP2012553896A priority patent/JP2013520792A/en
Priority to KR1020127024578A priority patent/KR20130027009A/en
Publication of WO2011106075A2 publication Critical patent/WO2011106075A2/en
Publication of WO2011106075A3 publication Critical patent/WO2011106075A3/en

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02225Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
    • H01L21/0226Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process
    • H01L21/02263Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase
    • H01L21/02271Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase deposition by decomposition or reaction of gaseous or vapour phase compounds, i.e. chemical vapour deposition
    • H01L21/02274Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase deposition by decomposition or reaction of gaseous or vapour phase compounds, i.e. chemical vapour deposition in the presence of a plasma [PECVD]
    • CCHEMISTRY; METALLURGY
    • C23COATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; CHEMICAL SURFACE TREATMENT; DIFFUSION TREATMENT OF METALLIC MATERIAL; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL; INHIBITING CORROSION OF METALLIC MATERIAL OR INCRUSTATION IN GENERAL
    • C23CCOATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; SURFACE TREATMENT OF METALLIC MATERIAL BY DIFFUSION INTO THE SURFACE, BY CHEMICAL CONVERSION OR SUBSTITUTION; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL
    • C23C16/00Chemical coating by decomposition of gaseous compounds, without leaving reaction products of surface material in the coating, i.e. chemical vapour deposition [CVD] processes
    • C23C16/22Chemical coating by decomposition of gaseous compounds, without leaving reaction products of surface material in the coating, i.e. chemical vapour deposition [CVD] processes characterised by the deposition of inorganic material, other than metallic material
    • C23C16/30Deposition of compounds, mixtures or solid solutions, e.g. borides, carbides, nitrides
    • CCHEMISTRY; METALLURGY
    • C23COATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; CHEMICAL SURFACE TREATMENT; DIFFUSION TREATMENT OF METALLIC MATERIAL; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL; INHIBITING CORROSION OF METALLIC MATERIAL OR INCRUSTATION IN GENERAL
    • C23CCOATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; SURFACE TREATMENT OF METALLIC MATERIAL BY DIFFUSION INTO THE SURFACE, BY CHEMICAL CONVERSION OR SUBSTITUTION; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL
    • C23C16/00Chemical coating by decomposition of gaseous compounds, without leaving reaction products of surface material in the coating, i.e. chemical vapour deposition [CVD] processes
    • C23C16/44Chemical coating by decomposition of gaseous compounds, without leaving reaction products of surface material in the coating, i.e. chemical vapour deposition [CVD] processes characterised by the method of coating
    • C23C16/455Chemical coating by decomposition of gaseous compounds, without leaving reaction products of surface material in the coating, i.e. chemical vapour deposition [CVD] processes characterised by the method of coating characterised by the method used for introducing gases into reaction chamber or for modifying gas flows in reaction chamber
    • C23C16/45523Pulsed gas flow or change of composition over time
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02109Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
    • H01L21/02112Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
    • H01L21/02123Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon
    • H01L21/02126Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon the material containing Si, O, and at least one of H, N, C, F, or other non-metal elements, e.g. SiOC, SiOC:H or SiONC
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02109Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
    • H01L21/02203Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being porous
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02109Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
    • H01L21/02205Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being characterised by the precursor material for deposition
    • H01L21/02208Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being characterised by the precursor material for deposition the precursor containing a compound comprising Si
    • H01L21/02211Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being characterised by the precursor material for deposition the precursor containing a compound comprising Si the compound being a silane, e.g. disilane, methylsilane or chlorosilane
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02109Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
    • H01L21/02205Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being characterised by the precursor material for deposition
    • H01L21/02208Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being characterised by the precursor material for deposition the precursor containing a compound comprising Si
    • H01L21/02214Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being characterised by the precursor material for deposition the precursor containing a compound comprising Si the compound comprising silicon and oxygen
    • H01L21/02216Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being characterised by the precursor material for deposition the precursor containing a compound comprising Si the compound comprising silicon and oxygen the compound being a molecule comprising at least one silicon-oxygen bond and the compound having hydrogen or an organic group attached to the silicon or oxygen, e.g. a siloxane
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02365Forming inorganic semiconducting materials on a substrate
    • H01L21/02612Formation types
    • H01L21/02617Deposition types
    • H01L21/0262Reduction or decomposition of gaseous compounds, e.g. CVD
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76801Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
    • H01L21/7682Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing the dielectric comprising air gaps
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76801Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
    • H01L21/76829Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers
    • H01L21/76832Multiple layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76801Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
    • H01L21/76835Combinations of two or more different dielectric layers having a low dielectric constant

Definitions

  • the present application is related to a microelectronics fabrication method used to control the adhesion between a barrier layer and an overlying low k dielectric layer.
  • Related patents and applications which have an inventor in common with the present application include U.S. Patent No. 7,151,053 B2, to Lee et al. issued December 19, 2006, entitled: "Method Of Depositing Dielectric Materials Including Oxygen-Doped Silicon Carbide In Damascene Applications; "U.S. Patent No. 7,189,658 B2, to
  • a number of low k materials which meet the microelectronics industry dielectric constant requirements contain carbon and are deposited by plasma enhanced chemical vapor deposition (PECVD).
  • PECVD plasma enhanced chemical vapor deposition
  • the carbon containing low k dielectrics need to have a uniform carbon distribution.
  • the presence of carbon affects the adhesion between a low k dielectric layer and an underlying or overlying diffusion barrier layer.
  • both the carbon doped silicon nitride material and the carbon doped silicon oxide material are formed by employing a PECVD method.
  • the starting precursors used in the PECVD process include an organosilane as a silicon and carbon source material.
  • the organosilane material may be reacted with nitrogen source material such as nitrogen, ammonia, or hydrazine, for example to form the carbon doped silicon nitride.
  • the organosilane material may be reacted with an oxygen source material such as oxygen, ozone, nitrous oxide, nitric oxide, carbon monoxide, and carbon dioxide to form a carbon doped silicon oxide.
  • Schmitt et al. U.S. Patent No. 7,611,996 B2 describes the deposition of low k dielectric layers using chemical vapor deposition (CVD), and preferably plasma enhanced CVD (PECVD), so that reactant gases used to produce depositing films can be excited by the plasma and a lower temperature is required for film deposition.
  • CVD chemical vapor deposition
  • PECVD plasma enhanced CVD
  • a discussion of various CVD deposited films and their function includes the consideration that as devices get smaller, the contribution of resistivity from structures of multiple layered films increases, slowing down the performance of a device. In addition, smaller device geometries result in an increase in parasitic capacitance between devices.
  • Parasitic capacitance between metal interconnects on the same or adjacent layers in a circuit can result in crosstalk between the metal lines or interconnects and/or resistance- capacitance (RC) delay, thereby reducing the response time of the device and degrading the overall performance of the device.
  • RC resistance- capacitance
  • the Lee et al. patent (U.S. Patent No. 7, 151 ,053 B2) describes a method of depositing a barrier layer on a substrate by reacting a gas comprising an oxygen- containing organosilicon compound, a compound comprising oxygen and carbon, and an oxygen-free organosilicon compound, where the resulting film deposited is an oxygen- doped silicon carbide layer having an oxygen content of about 15 atomic % or less.
  • the reactants include a compound comprising oxygen and carbon and an oxygen-free organosilicon compound, which can also be used to produce an oxygen-doped silicon carbide layer having an oxygen content of about 15 atomic % or less.
  • the underlying barrier layer may be a silicon carbide, nitrogen-doped silicon carbide, oxygen-doped silicon carbide, or oxygen and nitrogen-doped silicon carbide layer.
  • the low k dielectric layer deposited over the barrier layer is formed using a PECVD process in which the processing gas feed comprises an organosilicon compound and an oxidizing gas, where the flow rate of the organosilicon compound is increased as the deposition progresses. This provides a higher oxygen content and a lower carbon content at the interface between the barrier layer and the low k dielectric layer.
  • the semiconductor structure 100 includes a semiconductor material 102 which underlies a low k dielectric layer 104 which contains a metal line 106.
  • a capping layer 110 Overlying metal line 106 is a capping layer 110, which may be a silicon carbide material such as SiCH or SiCHN, as described in the Edelstein et al. patent. Overlying capping layer 110 is an interfacial structure 112, which is said to be made up of two layers 112a and 112b, as illustrated in more detail in Figure IB.
  • Layer 112a is said to be an oxide layer having essentially no carbon, where "essentially” is defined as ranging from 0.1 to 3 atomic percent carbon. A carbon content of this amount is said not to adversely affect the performance of the oxide layer 112a.
  • Layer 112b is said to be a transition layer, which transitions from an oxide layer having essentially no carbon to a porous SiCOH layer. Overlying the surface of layer 1 12b is a homogeneous low k dielectric layer of SiCOH which is shown as layer 114. The low k dielectric layer 114 is equivalent to the low k dielectric layer 104.
  • a connective contact via 108 containing a conductive fill material 108 is surrounded by low k dielectric layer 104.
  • a second level metal line 116 is in contact with the conductive material present in connective via 108.
  • second capping layer 120 Overlying second metal linel 16 is a second capping layer 120, which may be a silicon carbide material such as SiCH or SiCHN, as described in the Edelstein et al. patent. Overlying second capping layer 120 is a second interfacial structure 122, which is made up of two layers (not shown) which would be the equivalent of layers 112a and 112b which are shown in Figure IB. A second level contact via 118 filled with conductive material makes the connection with the second metal line 116, and may connect to additional layers of metallization which are not shown above second level via 118. A third homogeneous low k dielectric layer 124 of SiCOH surrounds contact via 118.
  • the problem with the structure shown in prior art Figures 1 A and IB is said to be that adhesion tends to be inadequate between the SiCOH layer (104, 114, and 124) and the underlying layer, which may be a semiconductor material 102 (such as silicon, for example) or may be a capping (barrier) material layer (112 and 122) which has typically been a silicon carbide- based material.
  • the transition layer, shown as 112b in prior art Figure IB (shown in the present application) is intended to improve the adhesion between layer 112b and underling layer 112a, which is the silicon oxide layer which contains essentially no carbon. Further, layer 112a is said to have been demonstrated to bond well to the surface of the low k dielectric SiCOH layer (104, 114 and 124).
  • the key to deposition of the transition layer (shown as 112b in the present application prior art Figure IB) is said to be that there is a smooth transition in the amount of carbon present in the depositing film as the amount of carbon is increased.
  • finding a method of achieving this smooth transition has been somewhat elusive.
  • the Edelstein et al. patent teaches that the feed of reactive precursors shown in Figure 5 of the Edelstein et al. patent results in a large carbon peak in the carbon graded transition layer formed, eventually resulting in a mechanically weak interfacial layer with the underlying surface.
  • a different introduction schedule of the reactants into the chamber of the kind shown in Edelstein et al.
  • Figure 6 was used. This was said to still result in a carbon peak and an oxygen dip during film deposition, both of which lead to a mechanically weak interfacial layer at the underlying surface. Finally, a revised introduction schedule of reactants into the chamber, of the kind shown in Edelstein et al. Figure 7 (prior art Figure 2 of the present application) is said to provide a transition layer in which both carbon and porosity gradually and uniformly increase.
  • Figure 200 is a graph showing relative flow rates for various precursor materials on axis 204 and a time period related to the PECVD film deposition process at which the flow is taking place on axis 202.
  • the actual flow rates are not specified in the Edelstein disclosure.
  • the time periods are specified, where Tl is said to range from 1 - 4 seconds, T2 is said to range from 2 - 4 seconds, T3 is said to be greater than T2.
  • T4 is described as the time when all flows are stabilized at values to deposit the porous SiCOH low k dielectric film. T4 is said to typically range from 10 seconds to 200 seconds.
  • Curve 206 represents a porogen (one of the kinds known in the art) precursor flow, the precise composition of which is not defined in the Edelstein et al. patent.
  • Curve 208 represents oxygen flow
  • Curve 210 represents the SiCOH low k dielectric precursor flow.
  • the low k dielectric precursor materials are not specifically described.
  • T2 is said to be the time at which the dielectric precursor flow is stable.
  • the porogen precursor is said to be introduced during the Tl - T2 interval.
  • T3 is said to be the time at which the porogen precursor flow is stable.
  • the ramp up rate of the porogen precursor may be lower than the ramp up rate of the dielectric precursor, as is shown in the present prior art Figure 2.
  • the interval between T2 and T3 is said to be preferably as short as possible.
  • the adhesion between barrier layers and low k dielectric layers has continued to cause problems with respect to the structural stability of the overall multi metal layer structures which include low k dielectric layers.
  • the present invention provides an improvement over the prior art described above, by providing an improved device structure which inherently solves many of the prior art problems. While the present invention makes use of many of the same precursor materials as those described in the art, the manner in which the materials are applied is different, and this provides the improved device structure.
  • the focus of embodiments of the present invention pertain to controlling the dielectric constant of the dielectric materials to be less than 2.6, and preferably less than 2.5.
  • the method of the invention provides good flexural and tensile strength throughout the most challenging areas of the device structure, where the improvement in adhesive strength across the structure may be measured using a 4-point bend test of the kind which is currently used in the art to evaluate microelectronic structures.
  • a semiconductor device structure which employs at least one carbon doped low k diffusion barrier material area which comprises carbon at a concentration ranging from greater than 3 atomic % up to about 12 atomic %.
  • a first transitioning area which comprises silicon oxide which comprises carbon at a concentration which is 3 atomic % or lower.
  • a second transitioning area which comprises silicon oxide having a carbon concentration which increases from 3 atomic % up to the carbon concentration of an overlying area of porous carbon doped silicon oxide low k dielectric material.
  • the carbon concentration in the carbon doped silicon oxide low k dielectric material is less than about 12 atomic %.
  • This multi-layered structure may be present several times within a microelectronics device, and is present when a carbon-doped low k diffusion barrier or other diffusion barrier is present.
  • the inventive device structure is used to assist in providing adhesive strength across the structure when a carbon doped low k diffusion barrier material is applied subsequently to (overlying) a diffusion barrier material which has poor adhesive strength with respect to the diffusion barrier material.
  • the first transitioning area which is a silicon oxide comprising material which contains 3.0 atomic % or lower of carbon atoms may be present as a transition area 306.
  • the second transitioning area 308 is a silicon oxide comprising material which contains carbon atoms at a concentration ranging from greater than 3.0 atomic % up to the carbon content in the carbon doped silicon oxide low k dielectric layer 309, which contains carbon atoms at a concentration ranging from greater than 3.0 atomic % up to about 12 atomic %.
  • the carbon-doped low k silicon nitride barrier material 304 or silicon carbide barrier material (not shown) is found adjacent a semiconductor layer 302 or a conductive layer 310 or 312, where the barrier layer material is used to prevent migration of the conductive material into adjacent layers of material within the semiconductor device structure.
  • the carbon-doped silicon nitride-comprising barrier layer (or silicon carbide barrier layer), the transitioning silicon oxide-comprising material which contains 3.0 atomic % or lower of carbon atoms, the transitioning silicon oxide comprising material which contains greater than 3.0 atomic % carbon up to as high as about 12 atomic % carbon, and the carbon-doped silicon oxide low k dielectric layers can all be fabricated in the same processing chamber using similar precursor materials, so that device structures can be tailored as desired.
  • a plasma may be maintained during all of the deposition processes which are run in a continuous series, so that all transitions are gradual, without "bumps" up or down in the carbon content of a transitioning material.
  • the thickness of the combination of first and second transitioning layers between the low k barrier layer and the low k dielectric layer may be as low as about 160 A.
  • transitioning materials which transition from a carbon doped low k diffusion barrier material to a subsequently deposited carbon doped low k dielectric material.
  • transitioning materials were developed because of the poor bonding which occurred when a porous carbon doped low k dielectric layer was deposited over the surface of a carbon doped diffusion barrier layer, for example but not by way of limitation.
  • the transitioning materials are illustrated in Figure 3 as areas 306 and 308, deposited over carbon doped silicon nitride barrier material 304, and as areas 316 and 318 deposited over carbon doped silicon nitride barrier material 314. Control of the relative gas feeds during deposition of the transitioning materials must enable the formation of smoothly transitioning carbon contents, while providing an acceptable dielectric constant, film thickness, film uniformity and adequate adhesive strength across the entire structure.
  • the process provides a combined first and second transitional area thickness (by SIMS) of about 157 A, and a 4-point adhesion strength of about 5.3 J/m 2 , while the dielectric constant obtained for the carbon-doped silicon oxide low k dielectric layer was about 2.55.
  • the ratio of helium ramp down rate to oxygen ramp down rate is in the range of about 60 : 1.
  • a combined transitional area thickness was about 215 A, , and the 4-point adhesive strength was about 6.6 J/m 2 , while the dielectric constant obtained for the carbon doped silicon oxide low k dielectric layer was about 2.57. While the adhesive strength is improved, the thickness of the combined transitional area is increased.
  • An overall improved result may be obtained by using a ratio of helium ramp down rate : oxygen ramp down rate of about 30 : 1 .
  • a transitional area thickness was about 160 A, and the 4-point adhesive strength was about 5.9 J/m 2 , while the dielectric constant obtained for the carbon doped silicon oxide low k dielectric layer was about 2.55.
  • This ramp down rate is illustrated in Figure 4, for example. No plasma arcing occurred over any of the helium carrier gas : oxygen relative ramp down rates discussed above.
  • Prior art Figure 1 A shows a cross-sectional schematic of a semiconductor device structure 100, where layer 102 represents a silicon substrate, and layer 104 represents a first porous carbon-doped silicon oxide low k dielectric layer.
  • Layer 106 represents a metallization layer.
  • Layer 110 represents a capping layer (barrier layer) used to prevent migration of metal from the metallization layer into overlying carbon doped silicon oxide low k dielectric layer 114.
  • the capping layer 110 shown in this prior art was a silicon carbide based material such as SiCH or Si CHN).
  • Layer 112 represents a dual layer (Illustrated in Figure IB) interfacial structure designed to improve adhesion of an overlying carbon doped silicon oxide low k dielectric layer 114 to capping barrier layer 112.
  • Figure IB shows a cross-sectional schematic of a portion of the semiconductor device structure shown in Figure 1 A.
  • Figure IB illustrates first interfacial structure 112 in more detail.
  • Prior art Figure 2 relates to PECVD processing of low k dielectric layers, and to relative flow rates for precursors during formation of a carbon doped silicon oxide low k dielectric layer over a surface of a low k diffusion barrier layer.
  • FIG. 3 illustrates a cross-sectional schematic of a a semiconductor device structure 300 in accordance with an embodiment of the present invention.
  • Layer 302 represents a silicon substrate.
  • Area 304 represents a carbon doped silicon nitride barrier material which typically contains carbon at an atomic % ranging from at least 3.0 atomic % to about 12 atomic %.
  • Area 306 represents a first transitional area comprising a silicon oxide material which contains 3 atomic % or less of carbon.
  • Area 308 represents a second transitional area comprising 3 atomic % or less of carbon transitioning up to a carbon content which is equal to that of the porous carbon doped silicon oxide low k dielectric layer, where the carbon content may be as high as about 12 atomic %.
  • Area 309 represents a porous carbon doped silicon oxide low k dielectric layer which contains carbon at an atomic % ranging from greater than 3 atomic % to about 12 atomic % of carbon.
  • Layer 310 represents a metallic conductor layer.
  • Figure 4 illustrates an important relationship 400 between a relative flow ramp down rate for a helium carrier gas, as illustrated by curve 405 and an oxygen reagent gas, as illustrated by curve 407. These gases are fed into a PECVD chamber during fabrication of a device of the kind shown in Figure 3, to transition from area 304 to area 310.
  • Prior art Figure 5 shows a cross-sectional schematic of a processing system 500 in which the PECVD reaction to for the various structures described herein may be carried out.
  • FIG. 5 shows a block diagram for a system controller 600 which can be used in combination with the processing system 500 which is shown in Figure 5, to carry out the method of the present invention.
  • Figure 7 shows a SIMS Profile 700 for a semiconductor substrate where a portion of the substrate is a transitional film structure which transitions from a carbon doped silicon nitride diffusion barrier layer containing about 12 atomic % carbon to a porous carbon doped silicon oxide low k dielectric with about 10.5 atomic % carbon.
  • the overall thickness of the transitional film was about 215 A, as illustrated at 703.
  • Figure 8 shows a SIMS Profile 800 for a semiconductor substrate where a portion of the substrate is a transitional film structure which transitions from a carbon doped silicon nitride diffusion barrier layer containing about 12 atomic % carbon to a porous carbon doped silicon oxide low k dielectric with about 10.4 atomic % carbon.
  • FIG. 9 shows a SIMS Profile 900 for a semiconductor substrate where a portion of the substrate is a transitional film structure which transitions from a carbon doped silicon nitride diffusion barrier layer containing about 12 atomic % carbon to a porous carbon doped silicon oxide low k dielectric with about 10.5 atomic % carbon.
  • the overall thickness of the transitional film was about 157 A, as illustrated at 903.
  • the focus in embodiments of the present invention is on lowering the dielectric constant for dielectric layers to be less than 2.6, and preferably less than 2.5, while achieving structural mechanical strength within the deposited device structure.
  • a semiconductor device structure which employs at least one carbon doped low k diffusion barrier material which has a carbon content in the range of about 12 atomic %. It is desired to deposit a porous carbon doped low k dielectric material containing greater than 3 atomic % carbon, and typically up to as high as about 12 atomic % carbon over the surface of the diffusion barrier material. To obtain a good flexural / shear strength (or adhesive strength) between these two materials, it is necessary to create a transitional area from the diffusion barrier material to the low k dielectric material.
  • the overall transitional area is a silicon oxide-comprising material which contains 3.0 atomic % carbon or less transitioning up to a carbon doped silicon oxide-comprising material which contains up to about 12 atomic % carbon, and more typically up to about 10 atomic % carbon to 1 1 atomic % carbon.
  • a silicon oxide-comprising material which contains the 3.0 atomic % or lower of carbon atoms is illustrated as a first transitional areas 306, and a silicon oxide-comprising material which transitions from the 3.0 atomic % carbon or lower up to the carbon doped silicon oxide low k dielectric material which contains 12 atomic % or less carbon is illustrated as a second transitional area 308.
  • the overlying porous carbon-doped low k dielectric material is illustrated as area 309. This same structure is shown in a second illustration where transitional areas 316 and 318 overlie diffusion barrier material 314 and extend upward to overlying porous carbon- doped low k dielectric material 319.
  • area 306 is essentially silicon oxide and area 318 transitions from the silicon oxide up to the carbon content of the overlying layer of porous carbon doped silicon oxide low k dielectric material.
  • Prior art Figure 1 A shows a cross-sectional schematic of a semiconductor device structure 100, where the base layer 102 is a silicon layer. Overlying the silicon layer 102 is a layer 104 of a first carbon doped silicon oxide low k dielectric material. This low k dielectric layer contains a first metallization layer 106. Overlying the metallization layer 106 and the upper surface of surrounding low k dielectric material 104 is a barrier/capping layer 110 which is used to prevent migration of metal from the metallization layer 106 into a second carbon doped silicon oxide low k dielectric layer 1 14 which provides a surface for a second metallization layer 116.
  • a conductive via 108 which is also typically a metal- comprising feature.
  • the capping layers 110 and 120 shown in prior art Figure 1 A are a silicon carbide based material such as SiCH or Si CHN.
  • first interfacial structure 112 designed to improve the adhesion between first capping layer 110 and overlying carbon doped silicon oxide low k dielectric layer 114.
  • Second interfacial structure 122 is designed to improve the adhesion between second capping layer 120 and the second overlying carbon doped silicon oxide low k dielectric 124.
  • a conductive via 118 which can lead to a third metallization layer in the semiconductor processing device 100.
  • Prior art Figure IB illustrates capping first interfacial structure 1 12 from Figure 1A, in more detail, showing the dual layer interfacial structure designed to improve adhesion of the second, overlying carbon doped silicon oxide low k dielectric layer 114 to the underlying capping barrier layer 110.
  • layer 112a which contains a low carbon content, below 3 atomic % carbon
  • layer 112b which transitions from the low carbon content to a higher carbon content adequate to provide a dielectric constant in the range of about 2.6 or less.
  • FIG. 7 is said to show the oxygen and the dielectric precursor feed into a PECVD processing chamber for a time Tl , usually 1 - 4 seconds.
  • Helium or argon may be optionally introduced into the processing chamber with the oxygen, according to the description.
  • the process 200 is illustrated by flow rates for various precursors to the processing chamber, as shown in axis 204.
  • Various related time periods are shown on axis 202.
  • the dielectric precursor material (such as an organo silane) feed rate is shown on curve 208
  • a porogen (of the kind known in the art) flow rate is shown on curve 206
  • the oxygen flow rate is shown on curve 208.
  • a combination of a ramp up of the feed rate of dielectric precursor material 210 and the porogen precursor 206 beginning at Tl , and a ramp down of down of the oxygen feed 208 beginning at T3 is said to produce a carbon graded transition layer without the occurrence of carbon peaks or carbon dips. This is discussed in the Edelstein reference in Columns 6 - 8.
  • FIG. 3 illustrates a cross-sectional schematic of a semiconductor device structure 300 in accordance with an embodiment of the present invention.
  • Layer 302 represents a silicon substrate.
  • Area 304 represents a carbon doped silicon nitride barrier material which typically contains carbon at an atomic % ranging from greater than about 3 atomic % to about 12 atomic % of carbon.
  • Area 306 represents a transitional area which comprises silicon oxide where the carbon content is less than 3 atomic %.
  • area 308 represents a transitional area where the carbon content increases as the material is deposited, from the 3 atomic % carbon up to approximately 12 atomic % carbon, and more typically up to about 10 atomic % carbon to 1 1 atomic % carbon.
  • Area 309 represents a porous carbon doped silicon oxide low k dielectric layer which contains carbon at an atomic % ranging from greater than 3 atomic % to about 11 atomic % carbon.
  • Layer 310 represents a metallic conductor layer.
  • Area 314 represents a second carbon doped silicon nitride low k barrier material which contains greater than 3 atomic % carbon to about 12 atomic % carbon.
  • Area 316 represents a transitional area which contains 3 atomic % or less of carbon.
  • Area 318 represents a transitional area which contains essentially silicon oxide transitioning from less than 3.0 atomic % carbon up to about 12 atomic % carbon.
  • Area 319 represents a carbon doped silicon oxide low k dielectric material which contains carbon at an atomic % ranging from greater than 3 atomic % to about 11 atomic % carbon.
  • Area 312 represents a contact via filled with a metallic conductive material.
  • Figure 4 illustrates an important relationship 400 between a relative flow ramp down rate for a helium carrier gas 405 and an oxygen reagent gas 407 which are fed into a PECVD chamber during fabrication of a device of the kind shown in Figure 3, specifically to transition from area 308 to area 310.
  • the material is a silicon oxide dielectric with a carbon content of less than 3 atomic %.
  • the material is a carbon doped silicon oxide low k dielectric, where the carbon content ranges from greater than 3 atomic % to about 1 1 atomic %.
  • Axis 400 of Figure 4 shows the relative flow rates for the helium carrier gas and the oxygen reactant gas.
  • Axis 402 shows the relative time periods from the beginning 410 of the ramp down of the helium carrier gas feed to the PECVD chamber, as shown in Curve 405; and, from the beginning of the corresponding ramp down of the oxygen reactant gas, as shown by curve 407.
  • the end of the ramp down time period for the helium carrier gas is indicated by point 412, and the end of the ramp down time period of the oxygen reactant gas is illustrated by point 414.
  • the helium carrier gas ramp down rate was about 3,000 sccm/second in the embodiment shown in Figure 4, while the oxygen reactant gas ramp down rate was about 100 sccm/second.
  • Figure 4 is representative of one embodiment of the invention and the flow rates are indicative of one size of process chamber. It is contemplated that other embodiments will make use of different processing apparatus and different flow rates and ramp down rates. What is of importance is the relationship between the helium carrier gas flow rate and the oxygen reactive gas flow rate, the relative ramp down rates of these two gases during formation of the transitional areas discussed above.
  • One of skill in the art of heat and mass transfer will be able to estimate starting rates for the helium carrier gas and the oxygen reactant gas which are necessary to provide the smooth transition in the carbon content of the depositing film, and can arrive at results similar to those described herein after minimal experimentation..
  • the present experimental examples were carried out in a Producer® processing chamber manufactured by Applied Materials, Inc. of Santa Clara, California.
  • the Producer® processing chambers (200 mm or 300 mm) have two isolated processing regions that may be used to deposit carbon-doped silicon oxides and other materials.
  • a chamber having two isolated processing regions is described in U.S. Patent No.
  • organosilicon compounds used to form the carbon doped silicon oxide-comprising low k dielectric materials of the kind described herein may be selected from the group consisting of tetramethylcyclotetrasiloxane,
  • octamethylcyclotetrasiloxane pentamethylcyclopentasiloxane, hexamethylcyclotri- siloxane, diethoxymethylsilane, dimethyldisiloxane, tetrasilano-2, 6-dioxy-4,8- dimethylene, tetramethyldisiloxane, hexamethyldisiloxane, 1, 3-bis(silanomethylene)- disiloxane, bis(l-methyldisiloxanyl)methane, bis (l-methyldisiloxanyl)propane, hexamethosydisiloxane, dimethyldimethoxysilane, and dimethoxymethylvinylsilane, and combinations thereof.
  • porogen compounds used to form the carbon doped silicon oxide- comprising low k dielectric materials of the kind described herein may be selected from the group consisting of cyclohexadiene, bicycloheptadiene, 1 -methyl-4-(l -methyl-ethyl)- 1,3-cyclohexadiene, l-methyl-4-(l-methylethyl)-benzene, alpha-terpinene, 3-carene, fenchone, limonene, cyclopentene oxide, vinyl- 1 ,4-dioxinyl ether, vinyl furyl ether, vinyl- 1,4-dioxin, vinyl furan, methyl furoate, furyl formate, furyl acetate, furaldehyde, difuryl ketone, difuryl ether, difurfuryl ether, furan, 1, 4 dioxin, and combinations thereof.
  • the silicon-containing precursor mgm feed rate ranged from about 300 mgm to about 2200 mgm.
  • the porogen feed rate ranged from about 200 mgm to about 3500 mgm.
  • the oxygen flow rate ranged from about 50 seem to about 3000 seem.
  • the helium carrier gas flow rate ranged from about 500 to about 5500 seem.
  • the plasma power applied ranged from about 450 W to about 650 W.
  • the power applied was RF power at a frequency 13.56 MHZ.
  • the flow rate of oxygen to the processing chamber was in the range of about 500 seem, and the flow rate of helium carrier gas to the processing chamber was about 5500 seem, the typical flow rate of the organosilicon precursor compound was about 300 mg./min. (mgm), and the flow rate of the porogen compound was 200 mgm.
  • the organosilicon precursor flow rate was increased to about 1000 mgm, and the porogen compound precursor flow rate was increased to about 1250 mgm.
  • the oxygen feed rate was decreased to about 50 seem, and the helium carrier gas feed rate was decreased to about 1000 seem.
  • the silicon precursor helium carrier gas was about 3,000 seem and the porogen precursor helium carrier gas was about 3,000 seem, to provide a total helium carrier gas flow of about 6,000 seem.
  • the amount of RF power applied during film formation ranged from about 650 W at initiation of the first transitional area to about 450 W by the end of transition material and at the start of deposition of the porous carbon doped silicon oxide low k dielectric material.
  • the ramp-up rate for the organosilicon precursor flow rate was about 1000 mgm/second, and for the organic (porogen) precursor flow rate was about 500 mgm/second.
  • the ramp down rate for the helium carrier gas for the organosilicon precursor was about 1000 sccm/sec, and the ramp down rate for the helium carrier gas for the porogen precursor was about 500 sccm/sec.
  • the silicon precursor helium gas flow typically ranged from about 4,000 to about 5,000 seem, to provide good film uniformity.
  • the organic (porogen) precursor helium gas flow typically ranged from about 500 to about 2,500 seem, to provide good film uniformity. This totals about 4,500 seem to about 7,500 seem of helium carrier gas.
  • Prior art Figure 5 shows a cross-sectional schematic of a processing system 500 in which the PECVD reaction to for the various structures described herein may be carried out.
  • a parallel plate plasma enhanced chemical vapor deposition reactor 510 is illustrated in combination with gas input lines 518 for input of carrier and reactant gases to processing chamber 510.
  • a vacuum pump 532 having a throttle valve (not shown) controls the exhaust rate of gases and plasma species from the processing chamber 510.
  • the parallel plate chemical vapor deposition reactor 510 has a high vacuum region 515.
  • Reactor 510 contains a gas distribution manifold 511 for dispersing process gases through perforated holes in the manifold to a substrate (not shown) that rests on a substrate support plate or susceptor 512, which is raised or lowered by a lift motor 14.
  • a liquid injection system (not shown), such as typically used for liquid injection of an organosilicon compound may also be provided for injecting a liquid reactant..
  • the reactor 510 includes heating of the process gases and substrate, such as by resistive heating coils (not shown) or external lamps (not shown).
  • Susceptor 512 is mounted on a support stem 513 so that susceptor 512 can be controllably moved between a lower loading/off-loading position (not shown) and an upper processing position which is closely adjacent to manifold 511..
  • susceptor 512 and a substrate are in processing position 514, they are surrounded by an insulator 517 and process gases exhaust into a manifold 524.
  • gases inlet to manifold 511 are uniformly distributed radially across the surface of the substrate.
  • a vacuum pump 532 having a throttle valve controls the exhaust rate from the chamber.
  • deposition and carrier gases are input through gas lines 518 into a mixing system 519 where they are combined and then sent to manifold 511.
  • An optional microwave system (not shown) having an applicator tube 520 may be located on the input gas line for the oxidizing gas , to provide additional energy that dissociates only the oxidizing gas prior to entry to the reactor 110.
  • the oxidizing gas in the present invention is described as oxygen, it will be understood by one skilled in the art that the oxidizing gas may be an oxygen-containing compound which produces the amount of oxygen described with reference to the method of the present invention.
  • the microwave applicator provides a power from between about 0 and about 6000 W.
  • the process gases supply lines 518 for each process gas include (i) safety shut-off valves (not shown) that can be used to
  • the deposition process performed in reactor 510 can be either a non- plasma process on a cooled substrate pedestal or a plasma enhanced process.
  • the method of the present invention made use of a plasma enhanced, PECVD, process.
  • PECVD plasma enhanced
  • a controlled plasma was formed adjacent to the substrate by RF energy applied to distribution manifold 511 from RF power supply 525 (with susceptor 512 grounded).
  • RF power may be provided to the susceptor 512 or RF power may be provided to different components at different frequencies.
  • RF poser supply 525 may supply either a single or mixed frequency RF power to enhance the decomposition of reactive species introduced into the high vacuum region 515.
  • a mixed frequency RF power supply typically supplies power at a high RF frequency (RF1) of about 13.56 MHZ to the distribution manifold 511 and at a low RF frequency (RF2) of about 360 KHz to the susceptor 512.
  • Silicon oxide-comprising layers of the present invention are often produced using low levels or pulsed levels of high frequency RF power.
  • Pulsed RF power preferably provides 13.56 MHZ RF power at about 20 to about 200 W during about 10 % to about 30 % of the duty cycle.
  • Non pulsed RF power typically 13.56 MHZ RF power is typically applied over a range from about 10 W to about 700 W.
  • Low power deposition frequently occurs at a temperature range from about -20 °C to about 40 °C.
  • a deposited carbon doped silicon oxide low k dielectric material is partially polymerized during deposition and polymerization is completed during subsequent curing of the film.
  • the transitional materials which are described in embodiments of the invention herein are typically deposited upon a substrate which has been heated to a temperature ranging from about 200 °C to about 400 °C.
  • the process chamber pressure during deposition of the transitional materials may range from about 1 to about 10 Torr, but is typically in the range of 7.5 Torr ⁇ 0.5 Torr.
  • the flow rates of precursor gases into the reactor may vary and are dependent on the chemical and physical make-up of the material which is being deposited.
  • the time periods for deposition of a given transitional material typically range from about 1 second to about 6 seconds.
  • a constant chamber pressure is maintained by allowing the throttle valve position to adjust due to a change in process gases flow rates.
  • the same power levels are maintained during deposition of a given transitional material, to provide a more reproducible film composition and thickness.
  • Prior art Figure 6 shows a block diagram for a system controller 600 which can be used in combination with the processing system 500 which is shown in Figure 5.
  • the system controller 600 includes a programmable central processing unit (CPU) 620 that is operable with a memory 610 and a mass storage device 615, an input control unit 645, and a display unit 655.
  • the memory 610 contains instructions that the CPU 620 executes to facilitate performance of the processing system 500.
  • the CPU 620 forms a general purpose computer that becomes a specific purpose computer when execution programs such as program 605 which may be used to carry out the embodiments of the method of the present invention.
  • the system controller 600 is coupled to the elements of the processing system employed in the deposition processes in accordance with the present invention via the system bus 630.
  • the I/O circuits 640 receive instructions from the program 605 stored im memory 610 via the CPU 620 and system bus 630.
  • the program 605 provides program subroutines that enable the I/O circuits 640 to provide for substrate/susceptor positioning control 650, process gas control 660, pressure control 670, heater control 680, and plasma microwave control 690 of the reactor.
  • Figure 7 shows a SIMS Profile 700 for a semiconductor substrate where a portion of the substrate is a transitional material from a carbon doped silicon nitride- comprising low k barrier layer material (which contains about 12 atomic % carbon) transitioned to a carbon doped silicon oxide low k dielectric material (which contains about 10.5 atomic % carbon).
  • the transitional material includes a silicon oxynitride material and a silicon oxide material each of which comprise carbon at a concentration of 3 % atomic % or less.
  • the overall thickness of the transitional film was about 215 A, as illustrated at 703.
  • the transition film was produced using a process in which the helium was ramped down during deposition of the film at a rate of about 3000 sccm second, and the oxygen was ramped down at a rate of about 50 sccm/second.
  • the adhesion strength of the transition film, as tested by the 4-point bending test was 6.6 J/m 2 and the k measured for the carbon doped silicon oxide low k dielectric was 2.57.
  • Figure 8 shows a SIMS Profile 800 for a semiconductor substrate where a portion of the substrate is a transition film from silicon oxide dielectric with 3 less than atomic % carbon to a carbon doped silicon oxide low k dielectric with about 10.4 atomic % carbon.
  • the overall thickness of the transition film is about 161 A, as illustrated at 803.
  • the transition film was produced using a process in which the helium was ramped down during deposition of the film at a rate of about 3000 sccm second and the oxygen was ramped down at a rate of about 300 sccm/second.
  • the adhesion strength of the transition film, as tested by the 4-point bending test was 5.6 J/m 2 and the k measured for the carbon doped silicon oxide low k dielectric was 2.55.
  • Figure 9 shows a SIMS Profile 900 for a semiconductor substrate where a portion of the substrate is a transition film from silicon oxide dielectric with 3 less than atomic % carbon to a carbon doped silicon oxide low k dielectric with about 10.1 atomic % carbon.
  • the overall thickness of the transition film is about 157 A, as illustrated at 903.
  • the transition film was produced using a process in which the helium was ramped down during deposition of the film at a rate of 3000 sccm/second and the oxygen was ramped down at a rate of 3000 sccm/second.
  • the adhesion strength of the transition film, as tested by the 4-point bending test was 5.9 J/m 2 and the k measured for the carbon doped silicon oxide low k dielectric was 2.55.

Abstract

Embodiments of the present invention pertain to the formation of microelectronic structures. Low k dielectric materials need to exhibit a dielectric constant of less than about 2.6 for the next technology node of 32 nm. The present invention enables the formation of semiconductor devices which make use of such low k dielectric materials while providing an improved flexural and shear strength integrity of the microelectronic structure as a whole.

Description

[0001 ] A MICROELECTRONIC STRUCTURE INCLUDING A LOW K DIELECTRIC AND A METHOD OF CONTROLLING CARBON DISTRIBUTION IN THE STRUCTURE
[0002] The present application is related to a microelectronics fabrication method used to control the adhesion between a barrier layer and an overlying low k dielectric layer. Related patents and applications which have an inventor in common with the present application include U.S. Patent No. 7,151,053 B2, to Lee et al. issued December 19, 2006, entitled: "Method Of Depositing Dielectric Materials Including Oxygen-Doped Silicon Carbide In Damascene Applications; "U.S. Patent No. 7,189,658 B2, to
Lakshmanan et al. issued March 13, 2007, entitled: "Strengthening The Interface Between Dielectric Layers And Barrier Layers With An Oxide Layer Of Varying Composition Profile"; U.S. Patent No. 7,297,376 Bl to Yira et al. issued November 20, 2997, entitled: "Method To Reduce Gas-Phase Reactions In A PECVD Process With Silicon And Organic Precursors To Deposit Defect-Free Initial Layers"; U.S. Patent No. 7,611 ,996 B2 to Schmitt et al. issued November 3, 2009, entitled: "Multi-Stage Curing Of Low k Nano-Porous Films"; and, U.S. Patent No. 7,615,482 to Edelstein et al. issued November 10, 2009, entitled: "Structure and Method For Porous SiCOH Dielectric Layers And Adhesion Promoting Or Etch Stop Layers Having Increased Interfacial And Mechanical Strength". While no priority is claimed under any of these related patents and applications, the subject matter present in these patents and applications is hereby incorporated by reference, to the extent they are not incompatible with the teachings of the invention herein. [0003] BACKGROUND
[0004] 1. Field
[0005] A number of low k materials which meet the microelectronics industry dielectric constant requirements contain carbon and are deposited by plasma enhanced chemical vapor deposition (PECVD). The carbon containing low k dielectrics need to have a uniform carbon distribution. In addition, the presence of carbon affects the adhesion between a low k dielectric layer and an underlying or overlying diffusion barrier layer.
[0006] 2. Description of the Background Art
[0007] This section describes background subject matter related to the disclosed embodiments of the present invention. There is no intention, either express or implied, that the background art discussed in this section legally constitutes prior art.
[0008] The next generation of semiconductor devices will be the 32 nm
"technology node". This small feature size requires that each layer of material which forms a part of the device structure be able to perform its function in a smaller space than was previously available. As a result, during the deposition of very thin layers (350 A or less) of material which make up the device, abrupt changes in material compositions and structures may occur which have undesirable effects, (causing problems in the device function). For example, a layer of low k material is applied for purposes of providing an electrically insulating function, but just enough to control electrical signal transfer while not slowing the functioning of the device as a whole. A number of low k materials have been developed in recent years, and f equently these materials are used in contact with a surface of a diffusion barrier layer which prevents migration of conductive materials into adjacent semiconductor or dielectric layers.
[0009] It is important that there be good adhesion between the low k dielectric layer and the diffusion barrier layer. This is important for device performance integrity. It is also important during fabrication of the devices, because the most commonly used processes for creating "multi-layer metal" devices (i.e. multi-layered connectivity devices which are useful in reducing device size) are damascene processes which make use of flattening, milling processes such as chemical mechanical polishing. These milling processes create stress at interfaces between layers present in the device structure at the time of milling. [0010] The stresses created between device layers during a process such as chemical mechanical polishing (CMP) can deform the device, separate interfacial surfaces, and cause performance defects.
[001 1 ] Low k dielectric materials which have been developed in recent years and the manner in which these materials are used are described in the related patents and applications previously referred to herein, as well as others mentioned below, for example. This is not an all inclusive list of the background art, but hopefully provides a general understanding of the technology which is improved upon by the present invention.
[0012] U.S. Patent No. 6,455,417 to Bao et al., issued September 24, 2002, titled: "Method for Forming Damascene Structure Employing Bi-layer Carbon doped Silicon Nitride / Carbon Doped Silicon Oxide Etch Stop Layer", describes a damascene method for forming a microelectronic structure, which employs a first etch stop/liner layer formed on a substrate, where the first etch stop/liner layer comprises a carbon doped silicon nitride material and a second layer formed upon the first layer, where the second layer is a carbon doped silicon oxide dielectric material. (Abstract) In a preferred embodiment of the Bao et al. structure, both the carbon doped silicon nitride material and the carbon doped silicon oxide material are formed by employing a PECVD method. Typically the starting precursors used in the PECVD process include an organosilane as a silicon and carbon source material. The organosilane material may be reacted with nitrogen source material such as nitrogen, ammonia, or hydrazine, for example to form the carbon doped silicon nitride. The organosilane material may be reacted with an oxygen source material such as oxygen, ozone, nitrous oxide, nitric oxide, carbon monoxide, and carbon dioxide to form a carbon doped silicon oxide.
[0013] Schmitt et al. U.S. Patent No. 7,611,996 B2 describes the deposition of low k dielectric layers using chemical vapor deposition (CVD), and preferably plasma enhanced CVD (PECVD), so that reactant gases used to produce depositing films can be excited by the plasma and a lower temperature is required for film deposition. A discussion of various CVD deposited films and their function includes the consideration that as devices get smaller, the contribution of resistivity from structures of multiple layered films increases, slowing down the performance of a device. In addition, smaller device geometries result in an increase in parasitic capacitance between devices.
Parasitic capacitance between metal interconnects on the same or adjacent layers in a circuit can result in crosstalk between the metal lines or interconnects and/or resistance- capacitance (RC) delay, thereby reducing the response time of the device and degrading the overall performance of the device. The problem becomes worse as the number of levels of metal interconnects is increased.
[0014] To reduce the parasitic capacitance between metal interconnects on the same or adjacent layers, it has been necessary to change the low k dielectric material used between the metal lines or interconnects to a material having an increasingly lower dielectric constant. A dielectric constant below 2.5 is mentioned as desirable in the Schmitt et al. patent. The material developed to obtain this dielectric constant was a nano-porous silicon oxide film having dispersed microscopic gas voids. This low k dielectric material is said to be typically deposited over the surface of a barrier layer which is comprised of a PECVD silicon oxide, silicon nitride, silicon oxynitride, or hydrogenated silicon carbide.
[0015] The Lee et al. patent (U.S. Patent No. 7, 151 ,053 B2) describes a method of depositing a barrier layer on a substrate by reacting a gas comprising an oxygen- containing organosilicon compound, a compound comprising oxygen and carbon, and an oxygen-free organosilicon compound, where the resulting film deposited is an oxygen- doped silicon carbide layer having an oxygen content of about 15 atomic % or less. In another embodiment, the reactants include a compound comprising oxygen and carbon and an oxygen-free organosilicon compound, which can also be used to produce an oxygen-doped silicon carbide layer having an oxygen content of about 15 atomic % or less.
[0016] The development of silicon oxycarbide films having both a low dielectric constant and desirable chemical and mechanical properties has turned out to be challenging. It has been observed that silicon oxycarbide films which have a desirably low dielectric constant of less than 2.5 often do not adhere well to an underlying barrier layer, such as a silicon and carbon-containing barrier layer. Embodiments of the invention described in the Lakshmanan et al. patent (U.S. Patent No. 7,189,658 B2) describe a method of depositing a low k dielectric layer, where the low k dielectric layer is deposited in a manner such that there is an oxygen concentration gradient within the deposited layer. The underlying barrier layer may be a silicon carbide, nitrogen-doped silicon carbide, oxygen-doped silicon carbide, or oxygen and nitrogen-doped silicon carbide layer. The low k dielectric layer deposited over the barrier layer is formed using a PECVD process in which the processing gas feed comprises an organosilicon compound and an oxidizing gas, where the flow rate of the organosilicon compound is increased as the deposition progresses. This provides a higher oxygen content and a lower carbon content at the interface between the barrier layer and the low k dielectric layer.
[0017] The concept of producing a series of layers to create microelectronic structure having desired properties within a PECVD processing chamber is also described in the Edelstein et al. patent ( U.S. Patent No. 7,615,482). A method is disclosed in which a starting substrate surface is a layer of dielectric or conductive material. A layer of oxide (silicon oxide) is formed on the substrate surface, where the oxide layer contains essentially no carbon. A graded transition layer is then formed over the oxide layer, where the graded transition layer has essentially no carbon at the interface with the oxide layer and gradually increases in carbon content towards a porous SiCOH layer, which forms the upper portion of the low dielectric constant layer. The precursor material used to produce the SiCOH layer is said to be ramped up while the oxygen concentration in the PECVD feed gas is ramped down.
[0018] As discussed with reference to Figures 2 and 3 of the Edelstein et al. patent, there are likely problems with adhesion between the various layers which have different chemical compositions. For purposes of illustration, please see Figure 1 of the present application, which illustrates a renumbered Edelstein et al. example for a two metallization layer structure. One of skill in the art will recognize that there may be up to 7 or more metallization layers, depending on the device structure. In Figure 1 A, the semiconductor structure 100 includes a semiconductor material 102 which underlies a low k dielectric layer 104 which contains a metal line 106. Overlying metal line 106 is a capping layer 110, which may be a silicon carbide material such as SiCH or SiCHN, as described in the Edelstein et al. patent. Overlying capping layer 110 is an interfacial structure 112, which is said to be made up of two layers 112a and 112b, as illustrated in more detail in Figure IB.
[0019] Layer 112a is said to be an oxide layer having essentially no carbon, where "essentially" is defined as ranging from 0.1 to 3 atomic percent carbon. A carbon content of this amount is said not to adversely affect the performance of the oxide layer 112a. Layer 112b is said to be a transition layer, which transitions from an oxide layer having essentially no carbon to a porous SiCOH layer. Overlying the surface of layer 1 12b is a homogeneous low k dielectric layer of SiCOH which is shown as layer 114. The low k dielectric layer 114 is equivalent to the low k dielectric layer 104. A connective contact via 108 containing a conductive fill material 108 is surrounded by low k dielectric layer 104. A second level metal line 116 is in contact with the conductive material present in connective via 108.
[0020] Overlying second metal linel 16 is a second capping layer 120, which may be a silicon carbide material such as SiCH or SiCHN, as described in the Edelstein et al. patent. Overlying second capping layer 120 is a second interfacial structure 122, which is made up of two layers (not shown) which would be the equivalent of layers 112a and 112b which are shown in Figure IB. A second level contact via 118 filled with conductive material makes the connection with the second metal line 116, and may connect to additional layers of metallization which are not shown above second level via 118. A third homogeneous low k dielectric layer 124 of SiCOH surrounds contact via 118.
[0021 ] As discussed in the Edelstein et al. patent, the problem with the structure shown in prior art Figures 1 A and IB (of the present application) is said to be that adhesion tends to be inadequate between the SiCOH layer (104, 114, and 124) and the underlying layer, which may be a semiconductor material 102 (such as silicon, for example) or may be a capping (barrier) material layer (112 and 122) which has typically been a silicon carbide- based material. The transition layer, shown as 112b in prior art Figure IB (shown in the present application) is intended to improve the adhesion between layer 112b and underling layer 112a, which is the silicon oxide layer which contains essentially no carbon. Further, layer 112a is said to have been demonstrated to bond well to the surface of the low k dielectric SiCOH layer (104, 114 and 124).
[0022] In the Edelstein et al. patent, the key to deposition of the transition layer (shown as 112b in the present application prior art Figure IB) is said to be that there is a smooth transition in the amount of carbon present in the depositing film as the amount of carbon is increased. However, finding a method of achieving this smooth transition has been somewhat elusive. For example, the Edelstein et al., patent teaches that the feed of reactive precursors shown in Figure 5 of the Edelstein et al. patent results in a large carbon peak in the carbon graded transition layer formed, eventually resulting in a mechanically weak interfacial layer with the underlying surface. To solve this problem, a different introduction schedule of the reactants into the chamber, of the kind shown in Edelstein et al. Figure 6 was used. This was said to still result in a carbon peak and an oxygen dip during film deposition, both of which lead to a mechanically weak interfacial layer at the underlying surface. Finally, a revised introduction schedule of reactants into the chamber, of the kind shown in Edelstein et al. Figure 7 (prior art Figure 2 of the present application) is said to provide a transition layer in which both carbon and porosity gradually and uniformly increase.
[0023] As mentioned above, prior art Figure 2 of the present application shows the Edelstein et al Figure 7. Figure 200 is a graph showing relative flow rates for various precursor materials on axis 204 and a time period related to the PECVD film deposition process at which the flow is taking place on axis 202. The actual flow rates are not specified in the Edelstein disclosure. The time periods are specified, where Tl is said to range from 1 - 4 seconds, T2 is said to range from 2 - 4 seconds, T3 is said to be greater than T2. T4 is described as the time when all flows are stabilized at values to deposit the porous SiCOH low k dielectric film. T4 is said to typically range from 10 seconds to 200 seconds. Curve 206 represents a porogen (one of the kinds known in the art) precursor flow, the precise composition of which is not defined in the Edelstein et al. patent. Curve 208 represents oxygen flow, and Curve 210 represents the SiCOH low k dielectric precursor flow. The low k dielectric precursor materials are not specifically described. T2 is said to be the time at which the dielectric precursor flow is stable. The porogen precursor is said to be introduced during the Tl - T2 interval. T3 is said to be the time at which the porogen precursor flow is stable. The ramp up rate of the porogen precursor may be lower than the ramp up rate of the dielectric precursor, as is shown in the present prior art Figure 2. The interval between T2 and T3 is said to be preferably as short as possible.
[0024] Despite all of this effort, the adhesion between barrier layers and low k dielectric layers has continued to cause problems with respect to the structural stability of the overall multi metal layer structures which include low k dielectric layers. The present invention provides an improvement over the prior art described above, by providing an improved device structure which inherently solves many of the prior art problems. While the present invention makes use of many of the same precursor materials as those described in the art, the manner in which the materials are applied is different, and this provides the improved device structure. [0025] SUMMARY
[0026] As the feature sizes for semiconductor devices become ever smaller, with the next design node being 32 nm, control over the chemical composition and thickness of the materials deposited, as well as the resultant overall structural stability of the device becomes challenging. The focus of embodiments of the present invention pertain to controlling the dielectric constant of the dielectric materials to be less than 2.6, and preferably less than 2.5. Simultaneously, the method of the invention provides good flexural and tensile strength throughout the most challenging areas of the device structure, where the improvement in adhesive strength across the structure may be measured using a 4-point bend test of the kind which is currently used in the art to evaluate microelectronic structures.
[0027] In a general embodiment of the present invention, there is a semiconductor device structure which employs at least one carbon doped low k diffusion barrier material area which comprises carbon at a concentration ranging from greater than 3 atomic % up to about 12 atomic %. Overlying the diffusion barrier material is a first transitioning area which comprises silicon oxide which comprises carbon at a concentration which is 3 atomic % or lower. Overlying the first transitioning area is a second transitioning area which comprises silicon oxide having a carbon concentration which increases from 3 atomic % up to the carbon concentration of an overlying area of porous carbon doped silicon oxide low k dielectric material. Typically the carbon concentration in the carbon doped silicon oxide low k dielectric material is less than about 12 atomic %. This multi-layered structure may be present several times within a microelectronics device, and is present when a carbon-doped low k diffusion barrier or other diffusion barrier is present. The inventive device structure is used to assist in providing adhesive strength across the structure when a carbon doped low k diffusion barrier material is applied subsequently to (overlying) a diffusion barrier material which has poor adhesive strength with respect to the diffusion barrier material.
[0028] With reference to Figure 3, to facilitate a better understanding of the concepts involved, the first transitioning area, which is a silicon oxide comprising material which contains 3.0 atomic % or lower of carbon atoms may be present as a transition area 306. The second transitioning area 308 is a silicon oxide comprising material which contains carbon atoms at a concentration ranging from greater than 3.0 atomic % up to the carbon content in the carbon doped silicon oxide low k dielectric layer 309, which contains carbon atoms at a concentration ranging from greater than 3.0 atomic % up to about 12 atomic %. The silicon oxide-comprising material 306, which contains the 3.0 atomic % or lower of carbon atoms, may be present as a transition from a carbon doped silicon nitride barrier layer or from a silicon carbide barrier material present at area 304. The carbon-doped low k silicon nitride barrier material 304 or silicon carbide barrier material (not shown) is found adjacent a semiconductor layer 302 or a conductive layer 310 or 312, where the barrier layer material is used to prevent migration of the conductive material into adjacent layers of material within the semiconductor device structure.
[0029] The carbon-doped silicon nitride-comprising barrier layer (or silicon carbide barrier layer), the transitioning silicon oxide-comprising material which contains 3.0 atomic % or lower of carbon atoms, the transitioning silicon oxide comprising material which contains greater than 3.0 atomic % carbon up to as high as about 12 atomic % carbon, and the carbon-doped silicon oxide low k dielectric layers can all be fabricated in the same processing chamber using similar precursor materials, so that device structures can be tailored as desired. A plasma may be maintained during all of the deposition processes which are run in a continuous series, so that all transitions are gradual, without "bumps" up or down in the carbon content of a transitioning material. Further, there need be no definitive layers where there is an interfacial surface which typically exhibits reduced adhesive strength. Using the structure described and a method which produces the structure, it has been possible to consistently obtain flexural strength, Gc, values in the range from 5.9 to 6.6 J/m2. At times the Gc value is sacrificed to some extent to obtain transitional areas which have a reduced thickness. The 5.9 - 6.6 J/m2adhesive strength values are a significant improvement when compared with the prior art where the best comparable Gc (4-point flexural testing) values obtained were in the range of 4.0 - 5.0 J/m2. Based on SIMS data, the thickness of the combination of first and second transitioning layers between the low k barrier layer and the low k dielectric layer may be as low as about 160 A.
[0030] The main focus of the present embodiments of the invention has been on the ramp up and ramp down of particular gas feeds to the film-forming plasma during formation of transitioning materials which transition from a carbon doped low k diffusion barrier material to a subsequently deposited carbon doped low k dielectric material. These transitioning materials were developed because of the poor bonding which occurred when a porous carbon doped low k dielectric layer was deposited over the surface of a carbon doped diffusion barrier layer, for example but not by way of limitation. The transitioning materials are illustrated in Figure 3 as areas 306 and 308, deposited over carbon doped silicon nitride barrier material 304, and as areas 316 and 318 deposited over carbon doped silicon nitride barrier material 314. Control of the relative gas feeds during deposition of the transitioning materials must enable the formation of smoothly transitioning carbon contents, while providing an acceptable dielectric constant, film thickness, film uniformity and adequate adhesive strength across the entire structure.
[0031 ] The relative gas feed rates and the ramp down or ramp up rates for the dielectric precursor, the porogen precursor and the oxygen reactant gases had been studied previously, as mentioned above with respect to the Edelstein reference. However, a surprising discovery was made during development of the transitioning material areas discussed above. The relative ramp down rates for the helium carrier gas used to transport the silicon precursor and the oxygen reactant gas had a very significant effect on the adhesive strength of the overall structure. (As illustrated by the 4-point adhesive strength testing previously discussed.) The amount of helium carrier gas needs to be rapidly ramped down for purposes of reducing film thickness in the transitional- areas while simultaneously increasing the adhesive strength in the transitional areas. A relationship was developed between the ramp down rate of the helium carrier gas and the oxygen reactant gas during formation of the transitional areas which provided unexpected improvement both in reduction of the transitional area film thickness and mechanical strength. Good results can be achieved by ramping down the helium carrier gas even when the oxygen reactant is not ramped down, but flow is discontinued immediately. When this occurs, there is still some residence time where oxygen is present in the processing chamber, and the resultant ratio of the helium ramp down rate to a "default" oxygen ramp down rate is about 3 : 5 (helium : oxygen). When the helium carrier gas and the oxygen reactant gas are both ramped down, but the ramp down ratio is low, in the range of the 3 : 5 ramp down ratio, the process provides a combined first and second transitional area thickness (by SIMS) of about 157 A, and a 4-point adhesion strength of about 5.3 J/m2, while the dielectric constant obtained for the carbon-doped silicon oxide low k dielectric layer was about 2.55. However, better adhesion strength results can be achieved when the ratio of helium ramp down rate to oxygen ramp down rate is in the range of about 60 : 1. In this instance, a combined transitional area thickness was about 215 A, , and the 4-point adhesive strength was about 6.6 J/m2, while the dielectric constant obtained for the carbon doped silicon oxide low k dielectric layer was about 2.57. While the adhesive strength is improved, the thickness of the combined transitional area is increased. An overall improved result may be obtained by using a ratio of helium ramp down rate : oxygen ramp down rate of about 30 : 1 . In this instance, a transitional area thickness was about 160 A, and the 4-point adhesive strength was about 5.9 J/m2, while the dielectric constant obtained for the carbon doped silicon oxide low k dielectric layer was about 2.55. This ramp down rate is illustrated in Figure 4, for example. No plasma arcing occurred over any of the helium carrier gas : oxygen relative ramp down rates discussed above.
[0032] Failure to reduce the helium carrier gas flow in the manner described above resulted in a reduction in the adhesive strength of the transitional area (Gc). A Gc obtained when the ramp down ratio of helium:oxygen was 3 : 5 was 4.8 J/m2, and this is comparable with the known art, where the best Gc obtained ranged from about 4 J/m2 to about 5 J/m2 (when the barrier layer was silicon carbide rather than silicon nitride). The improvement in adhesion strength from 4.8 J/m2 to 6.6 J/m2 obtained by using a rapid helium carrier gas ramp down combined with a relative helium:oxygen ramp down rate during deposition of the combined transitional areas between a carbon-doped diffusion barrier material a carbon doped low k dielectric material was outstanding, and totally unexpected. The recommended relative ramp down rate ratio is from about 60 : 1 to about 1 : 2, where higher adhesion strength may be obtained when the ramp down rate ranges from about 60 : 1 to about 30 : 1. [0033] BRIEF DESCRIPTION OF THE DRAWINGS
[0034] Prior art Figure 1 A shows a cross-sectional schematic of a semiconductor device structure 100, where layer 102 represents a silicon substrate, and layer 104 represents a first porous carbon-doped silicon oxide low k dielectric layer. Layer 106 represents a metallization layer. Layer 110 represents a capping layer (barrier layer) used to prevent migration of metal from the metallization layer into overlying carbon doped silicon oxide low k dielectric layer 114. The capping layer 110 shown in this prior art was a silicon carbide based material such as SiCH or Si CHN). Layer 112 represents a dual layer (Illustrated in Figure IB) interfacial structure designed to improve adhesion of an overlying carbon doped silicon oxide low k dielectric layer 114 to capping barrier layer 112. [0035] Figure IB shows a cross-sectional schematic of a portion of the semiconductor device structure shown in Figure 1 A. Figure IB illustrates first interfacial structure 112 in more detail. [0036] Prior art Figure 2 relates to PECVD processing of low k dielectric layers, and to relative flow rates for precursors during formation of a carbon doped silicon oxide low k dielectric layer over a surface of a low k diffusion barrier layer. [0037] Figure 3 illustrates a cross-sectional schematic of a a semiconductor device structure 300 in accordance with an embodiment of the present invention. Layer 302 represents a silicon substrate. Area 304 represents a carbon doped silicon nitride barrier material which typically contains carbon at an atomic % ranging from at least 3.0 atomic % to about 12 atomic %. Area 306 represents a first transitional area comprising a silicon oxide material which contains 3 atomic % or less of carbon. Area 308 represents a second transitional area comprising 3 atomic % or less of carbon transitioning up to a carbon content which is equal to that of the porous carbon doped silicon oxide low k dielectric layer, where the carbon content may be as high as about 12 atomic %. Area 309 represents a porous carbon doped silicon oxide low k dielectric layer which contains carbon at an atomic % ranging from greater than 3 atomic % to about 12 atomic % of carbon. Layer 310 represents a metallic conductor layer. [0038] Figure 4 illustrates an important relationship 400 between a relative flow ramp down rate for a helium carrier gas, as illustrated by curve 405 and an oxygen reagent gas, as illustrated by curve 407. These gases are fed into a PECVD chamber during fabrication of a device of the kind shown in Figure 3, to transition from area 304 to area 310. [0039] Prior art Figure 5 shows a cross-sectional schematic of a processing system 500 in which the PECVD reaction to for the various structures described herein may be carried out. A parallel plate plasma enhanced chemical vapor deposition reactor 510 is illustrated in combination with gas input lines 518 for input of carrier and reactant gases to processing chamber 510. A vacuum pump 532 having a throttle valve (not shown) controls the exhaust rate of gases and plasma species from the processing chamber 510. [0040] Prior art Figure 6 shows a block diagram for a system controller 600 which can be used in combination with the processing system 500 which is shown in Figure 5, to carry out the method of the present invention. [0041] Figure 7 shows a SIMS Profile 700 for a semiconductor substrate where a portion of the substrate is a transitional film structure which transitions from a carbon doped silicon nitride diffusion barrier layer containing about 12 atomic % carbon to a porous carbon doped silicon oxide low k dielectric with about 10.5 atomic % carbon. The overall thickness of the transitional film was about 215 A, as illustrated at 703. [0042] Figure 8 shows a SIMS Profile 800 for a semiconductor substrate where a portion of the substrate is a transitional film structure which transitions from a carbon doped silicon nitride diffusion barrier layer containing about 12 atomic % carbon to a porous carbon doped silicon oxide low k dielectric with about 10.4 atomic % carbon. The overall thickness of the transitional film was about 161 A, as illustrated at 803. [0043] Figure 9 shows a SIMS Profile 900 for a semiconductor substrate where a portion of the substrate is a transitional film structure which transitions from a carbon doped silicon nitride diffusion barrier layer containing about 12 atomic % carbon to a porous carbon doped silicon oxide low k dielectric with about 10.5 atomic % carbon. The overall thickness of the transitional film was about 157 A, as illustrated at 903. [0044] DETAILED DESCRIPTION OF EXEMPLARY EMBODIMENTS
[0045] As a preface to the detailed description, it should be noted that, as used in this specification and the appended claims, the singular forms "a", "an", and "the" include plural referents, unless the context clearly dictates otherwise.
[0046] When the word "about" is used herein, this is intended to mean that the nominal value presented is precise within ± 10 %.
[0047] The focus in embodiments of the present invention is on lowering the dielectric constant for dielectric layers to be less than 2.6, and preferably less than 2.5, while achieving structural mechanical strength within the deposited device structure.
[0048] In a general embodiment of the present invention, there is a semiconductor device structure which employs at least one carbon doped low k diffusion barrier material which has a carbon content in the range of about 12 atomic %. It is desired to deposit a porous carbon doped low k dielectric material containing greater than 3 atomic % carbon, and typically up to as high as about 12 atomic % carbon over the surface of the diffusion barrier material. To obtain a good flexural / shear strength (or adhesive strength) between these two materials, it is necessary to create a transitional area from the diffusion barrier material to the low k dielectric material. The overall transitional area is a silicon oxide-comprising material which contains 3.0 atomic % carbon or less transitioning up to a carbon doped silicon oxide-comprising material which contains up to about 12 atomic % carbon, and more typically up to about 10 atomic % carbon to 1 1 atomic % carbon.
[0049] With reference to Figure 3, a silicon oxide-comprising material which contains the 3.0 atomic % or lower of carbon atoms is illustrated as a first transitional areas 306, and a silicon oxide-comprising material which transitions from the 3.0 atomic % carbon or lower up to the carbon doped silicon oxide low k dielectric material which contains 12 atomic % or less carbon is illustrated as a second transitional area 308. The overlying porous carbon-doped low k dielectric material is illustrated as area 309. This same structure is shown in a second illustration where transitional areas 316 and 318 overlie diffusion barrier material 314 and extend upward to overlying porous carbon- doped low k dielectric material 319. The difference between areas 306 and 308, or 316 and 318, respectively, is that area 306 is essentially silicon oxide and area 318 transitions from the silicon oxide up to the carbon content of the overlying layer of porous carbon doped silicon oxide low k dielectric material.
[0050] Prior art Figure 1 A shows a cross-sectional schematic of a semiconductor device structure 100, where the base layer 102 is a silicon layer. Overlying the silicon layer 102 is a layer 104 of a first carbon doped silicon oxide low k dielectric material. This low k dielectric layer contains a first metallization layer 106. Overlying the metallization layer 106 and the upper surface of surrounding low k dielectric material 104 is a barrier/capping layer 110 which is used to prevent migration of metal from the metallization layer 106 into a second carbon doped silicon oxide low k dielectric layer 1 14 which provides a surface for a second metallization layer 116. Also passing through the low k dielectric layer 114 is a conductive via 108, which is also typically a metal- comprising feature. The capping layers 110 and 120 shown in prior art Figure 1 A are a silicon carbide based material such as SiCH or Si CHN. Overlying the first capping layer 110 is a first interfacial structure 112 designed to improve the adhesion between first capping layer 110 and overlying carbon doped silicon oxide low k dielectric layer 114. Second interfacial structure 122 is designed to improve the adhesion between second capping layer 120 and the second overlying carbon doped silicon oxide low k dielectric 124. Also passing through the second low k dielectric layer 124 is a conductive via 118 which can lead to a third metallization layer in the semiconductor processing device 100.
[0051] Prior art Figure IB illustrates capping first interfacial structure 1 12 from Figure 1A, in more detail, showing the dual layer interfacial structure designed to improve adhesion of the second, overlying carbon doped silicon oxide low k dielectric layer 114 to the underlying capping barrier layer 110. Within the interfacial structure 112 is layer 112a which contains a low carbon content, below 3 atomic % carbon; and layer 112b, which transitions from the low carbon content to a higher carbon content adequate to provide a dielectric constant in the range of about 2.6 or less.
[0052] Prior Art Figure 2, is taken from the Edelstein et al. reference where the figure was labeled Figure 7. Figure 7 is said to show the oxygen and the dielectric precursor feed into a PECVD processing chamber for a time Tl , usually 1 - 4 seconds. Helium or argon may be optionally introduced into the processing chamber with the oxygen, according to the description. The process 200 is illustrated by flow rates for various precursors to the processing chamber, as shown in axis 204. Various related time periods are shown on axis 202. The dielectric precursor material (such as an organo silane) feed rate is shown on curve 208, a porogen (of the kind known in the art) flow rate is shown on curve 206, and the oxygen flow rate is shown on curve 208. During formation of a transition layer, a combination of a ramp up of the feed rate of dielectric precursor material 210 and the porogen precursor 206 beginning at Tl , and a ramp down of down of the oxygen feed 208 beginning at T3 is said to produce a carbon graded transition layer without the occurrence of carbon peaks or carbon dips. This is discussed in the Edelstein reference in Columns 6 - 8.
[0053] Figure 3 illustrates a cross-sectional schematic of a semiconductor device structure 300 in accordance with an embodiment of the present invention. Layer 302 represents a silicon substrate. Area 304 represents a carbon doped silicon nitride barrier material which typically contains carbon at an atomic % ranging from greater than about 3 atomic % to about 12 atomic % of carbon. Area 306 represents a transitional area which comprises silicon oxide where the carbon content is less than 3 atomic %. As previously discussed, area 308 represents a transitional area where the carbon content increases as the material is deposited, from the 3 atomic % carbon up to approximately 12 atomic % carbon, and more typically up to about 10 atomic % carbon to 1 1 atomic % carbon. Area 309 represents a porous carbon doped silicon oxide low k dielectric layer which contains carbon at an atomic % ranging from greater than 3 atomic % to about 11 atomic % carbon. Layer 310 represents a metallic conductor layer. Area 314 represents a second carbon doped silicon nitride low k barrier material which contains greater than 3 atomic % carbon to about 12 atomic % carbon. Area 316 represents a transitional area which contains 3 atomic % or less of carbon. Area 318 represents a transitional area which contains essentially silicon oxide transitioning from less than 3.0 atomic % carbon up to about 12 atomic % carbon. Area 319 represents a carbon doped silicon oxide low k dielectric material which contains carbon at an atomic % ranging from greater than 3 atomic % to about 11 atomic % carbon. Area 312 represents a contact via filled with a metallic conductive material.
[0054] Figure 4 illustrates an important relationship 400 between a relative flow ramp down rate for a helium carrier gas 405 and an oxygen reagent gas 407 which are fed into a PECVD chamber during fabrication of a device of the kind shown in Figure 3, specifically to transition from area 308 to area 310. In area 308, the material is a silicon oxide dielectric with a carbon content of less than 3 atomic %. In area 310, the material is a carbon doped silicon oxide low k dielectric, where the carbon content ranges from greater than 3 atomic % to about 1 1 atomic %. Axis 400 of Figure 4 shows the relative flow rates for the helium carrier gas and the oxygen reactant gas. Axis 402 shows the relative time periods from the beginning 410 of the ramp down of the helium carrier gas feed to the PECVD chamber, as shown in Curve 405; and, from the beginning of the corresponding ramp down of the oxygen reactant gas, as shown by curve 407. The end of the ramp down time period for the helium carrier gas is indicated by point 412, and the end of the ramp down time period of the oxygen reactant gas is illustrated by point 414. The helium carrier gas ramp down rate was about 3,000 sccm/second in the embodiment shown in Figure 4, while the oxygen reactant gas ramp down rate was about 100 sccm/second.
[0055] Figure 4 is representative of one embodiment of the invention and the flow rates are indicative of one size of process chamber. It is contemplated that other embodiments will make use of different processing apparatus and different flow rates and ramp down rates. What is of importance is the relationship between the helium carrier gas flow rate and the oxygen reactive gas flow rate, the relative ramp down rates of these two gases during formation of the transitional areas discussed above. One of skill in the art of heat and mass transfer will be able to estimate starting rates for the helium carrier gas and the oxygen reactant gas which are necessary to provide the smooth transition in the carbon content of the depositing film, and can arrive at results similar to those described herein after minimal experimentation..
[0056] It is also important to mention that the alterations in the helium carrier gas and the oxygen reactant gas flow rates to the PECVD processing chamber are against the back drop of the additional precursor material feeds of the organosilicon compound and compound comprising a source of carbon (a porogen precursor compound, for example) which are used to form the carbon doped silicon oxide low k dielectric material. As these other precursor materials are changed, there may need to be an adjustment made in the ramp down rates of the reactive oxygen compound and the related helium carrier gas which are discussed herein. However, the general concepts of the present invention will remain the same, and one skilled in the art can make adjustments in view of the present disclosure.
[0057] The present experimental examples were carried out in a Producer® processing chamber manufactured by Applied Materials, Inc. of Santa Clara, California. The Producer® processing chambers (200 mm or 300 mm) have two isolated processing regions that may be used to deposit carbon-doped silicon oxides and other materials. A chamber having two isolated processing regions is described in U.S. Patent No.
5,855,681 to Maydan et al. issued January 5, 1999, entitled: "Ultra High Throughput Wafer Vacuum Processing System", which is hereby incorporated by reference herein.
[0058] The organosilicon compounds used to form the carbon doped silicon oxide-comprising low k dielectric materials of the kind described herein may be selected from the group consisting of tetramethylcyclotetrasiloxane,
octamethylcyclotetrasiloxane, pentamethylcyclopentasiloxane, hexamethylcyclotri- siloxane, diethoxymethylsilane, dimethyldisiloxane, tetrasilano-2, 6-dioxy-4,8- dimethylene, tetramethyldisiloxane, hexamethyldisiloxane, 1, 3-bis(silanomethylene)- disiloxane, bis(l-methyldisiloxanyl)methane, bis (l-methyldisiloxanyl)propane, hexamethosydisiloxane, dimethyldimethoxysilane, and dimethoxymethylvinylsilane, and combinations thereof. These precursor materials are by way of example, and not by way of limitation. The porogen compounds used to form the carbon doped silicon oxide- comprising low k dielectric materials of the kind described herein may be selected from the group consisting of cyclohexadiene, bicycloheptadiene, 1 -methyl-4-(l -methyl-ethyl)- 1,3-cyclohexadiene, l-methyl-4-(l-methylethyl)-benzene, alpha-terpinene, 3-carene, fenchone, limonene, cyclopentene oxide, vinyl- 1 ,4-dioxinyl ether, vinyl furyl ether, vinyl- 1,4-dioxin, vinyl furan, methyl furoate, furyl formate, furyl acetate, furaldehyde, difuryl ketone, difuryl ether, difurfuryl ether, furan, 1, 4 dioxin, and combinations thereof.
[0059] In the development work which produced embodiments of the present invention, the silicon-containing precursor mgm feed rate ranged from about 300 mgm to about 2200 mgm. The porogen feed rate ranged from about 200 mgm to about 3500 mgm. The oxygen flow rate ranged from about 50 seem to about 3000 seem. The helium carrier gas flow rate ranged from about 500 to about 5500 seem. The plasma power applied ranged from about 450 W to about 650 W. The power applied was RF power at a frequency 13.56 MHZ.
[0060] In one exemplary combined transitional area forming process, at initiation of the first transitional area, the flow rate of oxygen to the processing chamber was in the range of about 500 seem, and the flow rate of helium carrier gas to the processing chamber was about 5500 seem, the typical flow rate of the organosilicon precursor compound was about 300 mg./min. (mgm), and the flow rate of the porogen compound was 200 mgm. As the second translational area was formed, up to the beginning of the formation of the carbon doped low k dielectric layer, the organosilicon precursor flow rate was increased to about 1000 mgm, and the porogen compound precursor flow rate was increased to about 1250 mgm. At the same time, the oxygen feed rate was decreased to about 50 seem, and the helium carrier gas feed rate was decreased to about 1000 seem. At the time the bulk deposition of the porous carbon doped silicon oxide low k dielectric began, the silicon precursor helium carrier gas was about 3,000 seem and the porogen precursor helium carrier gas was about 3,000 seem, to provide a total helium carrier gas flow of about 6,000 seem. The amount of RF power applied during film formation ranged from about 650 W at initiation of the first transitional area to about 450 W by the end of transition material and at the start of deposition of the porous carbon doped silicon oxide low k dielectric material. The ramp-up rate for the organosilicon precursor flow rate was about 1000 mgm/second, and for the organic (porogen) precursor flow rate was about 500 mgm/second. The ramp down rate for the helium carrier gas for the organosilicon precursor was about 1000 sccm/sec, and the ramp down rate for the helium carrier gas for the porogen precursor was about 500 sccm/sec. There was no evidence of arcing in the processing chamber during formation of the transition material between the low k barrier material and the carbon doped low k dielectric material. During bulk formation of the carbon doped low k dielectric layer, the silicon precursor helium gas flow typically ranged from about 4,000 to about 5,000 seem, to provide good film uniformity. The organic (porogen) precursor helium gas flow typically ranged from about 500 to about 2,500 seem, to provide good film uniformity. This totals about 4,500 seem to about 7,500 seem of helium carrier gas.
[0061 ] Prior art Figure 5 shows a cross-sectional schematic of a processing system 500 in which the PECVD reaction to for the various structures described herein may be carried out. A parallel plate plasma enhanced chemical vapor deposition reactor 510 is illustrated in combination with gas input lines 518 for input of carrier and reactant gases to processing chamber 510. A vacuum pump 532 having a throttle valve (not shown) controls the exhaust rate of gases and plasma species from the processing chamber 510.
[0062] The parallel plate chemical vapor deposition reactor 510 has a high vacuum region 515. Reactor 510 contains a gas distribution manifold 511 for dispersing process gases through perforated holes in the manifold to a substrate (not shown) that rests on a substrate support plate or susceptor 512, which is raised or lowered by a lift motor 14. A liquid injection system (not shown), such as typically used for liquid injection of an organosilicon compound may also be provided for injecting a liquid reactant..
[0063] The reactor 510 includes heating of the process gases and substrate, such as by resistive heating coils (not shown) or external lamps (not shown). Susceptor 512 is mounted on a support stem 513 so that susceptor 512 can be controllably moved between a lower loading/off-loading position (not shown) and an upper processing position which is closely adjacent to manifold 511..
[0064] When susceptor 512 and a substrate are in processing position 514, they are surrounded by an insulator 517 and process gases exhaust into a manifold 524.. During processing, gases inlet to manifold 511 are uniformly distributed radially across the surface of the substrate. A vacuum pump 532 having a throttle valve controls the exhaust rate from the chamber. Before reaching manifold 511, deposition and carrier gases are input through gas lines 518 into a mixing system 519 where they are combined and then sent to manifold 511. An optional microwave system (not shown) having an applicator tube 520 may be located on the input gas line for the oxidizing gas , to provide additional energy that dissociates only the oxidizing gas prior to entry to the reactor 110. While the oxidizing gas in the present invention is described as oxygen, it will be understood by one skilled in the art that the oxidizing gas may be an oxygen-containing compound which produces the amount of oxygen described with reference to the method of the present invention. The microwave applicator provides a power from between about 0 and about 6000 W. Generally, the process gases supply lines 518 for each process gas include (i) safety shut-off valves (not shown) that can be used to
automatically or manually shut off the flow of process gas into the chamber, and (ii) mass flow controllers (not shown) that measure the flow of gas through the gas supply line. When toxic gases are used in the process, several safety shut-off valves are positioned on each gas supply line in conventional configurations.
[0065] The deposition process performed in reactor 510 can be either a non- plasma process on a cooled substrate pedestal or a plasma enhanced process. The method of the present invention made use of a plasma enhanced, PECVD, process. In the PEGVD process, a controlled plasma was formed adjacent to the substrate by RF energy applied to distribution manifold 511 from RF power supply 525 (with susceptor 512 grounded). Alternatively, RF power may be provided to the susceptor 512 or RF power may be provided to different components at different frequencies. RF poser supply 525 may supply either a single or mixed frequency RF power to enhance the decomposition of reactive species introduced into the high vacuum region 515. A mixed frequency RF power supply typically supplies power at a high RF frequency (RF1) of about 13.56 MHZ to the distribution manifold 511 and at a low RF frequency (RF2) of about 360 KHz to the susceptor 512. Silicon oxide-comprising layers of the present invention are often produced using low levels or pulsed levels of high frequency RF power. Pulsed RF power preferably provides 13.56 MHZ RF power at about 20 to about 200 W during about 10 % to about 30 % of the duty cycle.. Non pulsed RF power typically 13.56 MHZ RF power is typically applied over a range from about 10 W to about 700 W. Low power deposition frequently occurs at a temperature range from about -20 °C to about 40 °C. Over the preferred temperature range, a deposited carbon doped silicon oxide low k dielectric material is partially polymerized during deposition and polymerization is completed during subsequent curing of the film. The transitional materials which are described in embodiments of the invention herein are typically deposited upon a substrate which has been heated to a temperature ranging from about 200 °C to about 400 °C. The process chamber pressure during deposition of the transitional materials may range from about 1 to about 10 Torr, but is typically in the range of 7.5 Torr ± 0.5 Torr. The flow rates of precursor gases into the reactor may vary and are dependent on the chemical and physical make-up of the material which is being deposited. The time periods for deposition of a given transitional material typically range from about 1 second to about 6 seconds. During deposition of the transitional material, frequently , although not absolutely required, a constant chamber pressure is maintained by allowing the throttle valve position to adjust due to a change in process gases flow rates. Frequently, although not absolutely required, the same power levels are maintained during deposition of a given transitional material, to provide a more reproducible film composition and thickness.
[0066] Prior art Figure 6 shows a block diagram for a system controller 600 which can be used in combination with the processing system 500 which is shown in Figure 5. The system controller 600 includes a programmable central processing unit (CPU) 620 that is operable with a memory 610 and a mass storage device 615, an input control unit 645, and a display unit 655. The memory 610 contains instructions that the CPU 620 executes to facilitate performance of the processing system 500. The CPU 620 forms a general purpose computer that becomes a specific purpose computer when execution programs such as program 605 which may be used to carry out the embodiments of the method of the present invention. [0067] The system controller 600 is coupled to the elements of the processing system employed in the deposition processes in accordance with the present invention via the system bus 630. and the I/O circuits 640. The I/O circuits 640 receive instructions from the program 605 stored im memory 610 via the CPU 620 and system bus 630. The program 605 provides program subroutines that enable the I/O circuits 640 to provide for substrate/susceptor positioning control 650, process gas control 660, pressure control 670, heater control 680, and plasma microwave control 690 of the reactor.
[0068] Figure 7 shows a SIMS Profile 700 for a semiconductor substrate where a portion of the substrate is a transitional material from a carbon doped silicon nitride- comprising low k barrier layer material (which contains about 12 atomic % carbon) transitioned to a carbon doped silicon oxide low k dielectric material (which contains about 10.5 atomic % carbon). The transitional material includes a silicon oxynitride material and a silicon oxide material each of which comprise carbon at a concentration of 3 % atomic % or less. The overall thickness of the transitional film was about 215 A, as illustrated at 703. The transition film was produced using a process in which the helium was ramped down during deposition of the film at a rate of about 3000 sccm second, and the oxygen was ramped down at a rate of about 50 sccm/second. The adhesion strength of the transition film, as tested by the 4-point bending test was 6.6 J/m2 and the k measured for the carbon doped silicon oxide low k dielectric was 2.57.
[0069] Figure 8 shows a SIMS Profile 800 for a semiconductor substrate where a portion of the substrate is a transition film from silicon oxide dielectric with 3 less than atomic % carbon to a carbon doped silicon oxide low k dielectric with about 10.4 atomic % carbon. The overall thickness of the transition film is about 161 A, as illustrated at 803. The transition film was produced using a process in which the helium was ramped down during deposition of the film at a rate of about 3000 sccm second and the oxygen was ramped down at a rate of about 300 sccm/second. The adhesion strength of the transition film, as tested by the 4-point bending test was 5.6 J/m2 and the k measured for the carbon doped silicon oxide low k dielectric was 2.55.
[0070] Figure 9 shows a SIMS Profile 900 for a semiconductor substrate where a portion of the substrate is a transition film from silicon oxide dielectric with 3 less than atomic % carbon to a carbon doped silicon oxide low k dielectric with about 10.1 atomic % carbon. The overall thickness of the transition film is about 157 A, as illustrated at 903. The transition film was produced using a process in which the helium was ramped down during deposition of the film at a rate of 3000 sccm/second and the oxygen was ramped down at a rate of 3000 sccm/second. The adhesion strength of the transition film, as tested by the 4-point bending test was 5.9 J/m2 and the k measured for the carbon doped silicon oxide low k dielectric was 2.55.
[0071 ] The above described exemplary embodiments are not intended to limit the scope of the present invention, as one skilled in the art can, in view of the present disclosure, expand such embodiments to correspond with the subject matter of the invention claimed below.

Claims

[0072] CLAIMS
[0073] We claim: 1. A method of fabricating a microelectronic device structure which includes a diffusion barrier material, a transitional area, and a carbon doped silicon oxide- comprising low k dielectric material, the method comprising:
forming the microelectronic device structure in a PECVD processing chamber, while controlling the flow rates of a combination of gases used to form said transitional area, wherein a flow rate of a helium carrier gas used to transport reactive gases is ramped down during the formation of said transitional area, wherein a flow rate of an oxygen-comprising gas may be ramped down during the formation of said transitional area, and wherein the relative ramp down rates for said helium carrier gas and said oxygen-comprising gas have a relationship such that a ratio of a ramp down rate of said helium carrier gas to a ramp down rate of said oxygen-comprising gas ranges from about 60 : 1 to about 1 : 2.
2. A method in accordance with Claim 1 , wherein said ratio of said ramp down rate of said helium carrier gas to said ramp down rate of said oxygen-comprising gas ranges from about 60 : 1 to about 1 : 1.
3. A method in accordance with Claim 2, wherein said ratio of said ramp down rate of said helium carrier gas to said ramp down rate of said oxygen-comprising gas ranges from about 30 : 1 to about 1 : 2.
4. A method in accordance with Claim 1 , wherein said ratio of said ramp down rate of said helium carrier gas to said ramp down rate of said oxygen -comprising gas ranges from about 30 : 1 to about 1 : 1.
5. A method in accordance with Claim 1 , wherein said gases which form said plasma during fabrication of said microelectronic device structure are selected from the group consisting of organosilicon compounds, porogen compounds, an oxygen- containing source, and helium. 6. A method in accordance with Claim 5, wherein, during fabrication of said microelectronic device structure, said organosilicon compounds used to form said carbon doped silicon oxide-comprising low k dielectric materials of the kind described herein may be selected from the group consisting of tetramethylcyclotetrasiloxane, octamethylcyclotetrasiloxane, pentamethylcyclopentasiloxane, hexamethylcyclotri- siloxane, diethoxymethylsilane, dimethyldisiloxane, tetrasilano-2,
6-dioxy-4,8- dimethylene, tetramethyldisiloxane, hexamethyldisiloxane, 1, 3-bis(silanomethylene)- disiloxane, bis(l-methyldisiloxanyl)methane, bis (l-methyldisiloxanyl)propane, hexamethosydisiloxane, dimethyldimethoxysilane, and dimethoxymethylvinylsilane, and combinations thereof.
7. A method in accordance with Claim 6, wherein said porogen is selected from the group consisting of selected from the group consisting of cyclohexadiene, bicycloheptadiene, l-methyl-4-(l -methyl-ethyl)- 1,3 -cyclohexadiene, l-methyl-4-(l- methylethyl)-benzene, alpha-terpinene, 3-carene, fenchone, Iimonene, cyclopentene oxide, vinyl-1 ,4-dioxinyl ether, vinyl furyl ether, vinyl- 1 ,4-dioxin, vinyl furan, methyl furoate, furyl formate, furyl acetate, furaldehyde, difuryl ketone, difuryl ether, difurfuryl ether, furan, 1 , 4 dioxin, and combinations thereof:
8. A method in accordance with Claim 1 , or Claim 2, or Claim 3, or Claim 4, or Claim 5, or Claim 6, wherein said oxygen-comprising gas is selected from the group consisting of 02, C02, CO, 03, H20, and combinations thereof.
9. A method in accordance with Claim 8, wherein said oxygen-comprising gas is 02.
10. A microelectronic structure including a carbon-doped silicon oxide- comprising low k dielectric material, wherein said structure comprises a diffusion barrier material, a transitioning material, and said carbon doped silicon oxide-comprising low k dielectric material, wherein said transitioning material, present in a transitional area between said diffusion barrier material and said carbon doped silicon oxide-comprising low k dielectric material, comprises silicon oxide adjacent said diffusion barrier material which silicon oxide exhibits a carbon content of less than 3 atomic %, and which transitions to a higher carbon content as high as said carbon doped silicon oxide low k dielectric material, which comprises a carbon content of about 12 atomic % or lower, and where there is no distinct interface between said diffusion barrier layer and said doped silicon oxide-comprising low k dielectric.
11. A microelectronic structure in accordance with Claim 10, wherein a 4-point adhesion strength of said structure ranges from about 7.0 J/m2 to about 2.5 J/m2.
12. A microelectronic structure in accordance with Claim 11, wherein said adhesion strength of said structure ranges from about 7.0 J/m2 to about 5.0 J/m2.
13. A microelectronic structure in accordance with Claim 12, wherein said adhesion strength of said structure ranges from about 7.0 J/m2 to about 5.9 J/m2.
14. A microelectronic structure in accordance with Claim 11, or Claim 12, or Claim 13, wherein said carbon doped silicon oxide low k dielectric material exhibits a dielectric constant of about 2.6 or lower.
15. A microelectronic structure in accordance with Claim 10 wherein said carbon present in said carbon doped silicon oxide comprising low k dielectric material is about 11 atomic % or lower.
16. A microelectronic structure in accordance with Claim 10 wherein said carbon present in said carbon doped silicon oxide comprising low k dielectric material is about 10 atomic % or lower.
PCT/US2011/000215 2010-02-23 2011-02-03 A microelectronic structure including a low k dielectric and a method of controlling carbon distribution in the structure WO2011106075A2 (en)

Priority Applications (3)

Application Number Priority Date Filing Date Title
CN201180010539XA CN102763200A (en) 2010-02-23 2011-02-03 A microelectronic structure including a low k dielectric and a method of controlling carbon distribution in the structure
JP2012553896A JP2013520792A (en) 2010-02-23 2011-02-03 Microelectronic structures containing low dielectric constant dielectrics and methods for controlling carbon partitioning within the structures
KR1020127024578A KR20130027009A (en) 2010-02-23 2011-02-03 A microelectronic structure including a low k dielectric and a method of controlling carbon distribution in the structure

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US12/660,294 2010-02-23
US12/660,294 US8349746B2 (en) 2010-02-23 2010-02-23 Microelectronic structure including a low k dielectric and a method of controlling carbon distribution in the structure

Publications (2)

Publication Number Publication Date
WO2011106075A2 true WO2011106075A2 (en) 2011-09-01
WO2011106075A3 WO2011106075A3 (en) 2011-11-24

Family

ID=44475803

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2011/000215 WO2011106075A2 (en) 2010-02-23 2011-02-03 A microelectronic structure including a low k dielectric and a method of controlling carbon distribution in the structure

Country Status (6)

Country Link
US (1) US8349746B2 (en)
JP (1) JP2013520792A (en)
KR (1) KR20130027009A (en)
CN (1) CN102763200A (en)
TW (1) TWI511198B (en)
WO (1) WO2011106075A2 (en)

Families Citing this family (18)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TWI531276B (en) * 2010-10-21 2016-04-21 行政院原子能委員會核能研究所 Packaging structure and method for oled
US8853831B2 (en) 2012-03-29 2014-10-07 Taiwan Semiconductor Manufacturing Company, Ltd. Interconnect structure and method for forming the same
US10832904B2 (en) 2012-06-12 2020-11-10 Lam Research Corporation Remote plasma based deposition of oxygen doped silicon carbide films
US9234276B2 (en) 2013-05-31 2016-01-12 Novellus Systems, Inc. Method to obtain SiC class of films of desired composition and film properties
US10325773B2 (en) 2012-06-12 2019-06-18 Novellus Systems, Inc. Conformal deposition of silicon carbide films
KR101970361B1 (en) 2012-08-20 2019-04-19 삼성디스플레이 주식회사 Organic light emitting diode device and manufacturing method thereof
US10297442B2 (en) * 2013-05-31 2019-05-21 Lam Research Corporation Remote plasma based deposition of graded or multi-layered silicon carbide film
CN105336673A (en) * 2014-07-28 2016-02-17 中芯国际集成电路制造(上海)有限公司 Interconnection structure and forming method thereof
CN104498900A (en) * 2014-12-23 2015-04-08 上海爱默金山药业有限公司 Preparation method of low-dielectric-constant thin film
CN105826237A (en) * 2015-01-06 2016-08-03 中芯国际集成电路制造(上海)有限公司 Interconnection structure and formation method thereof
US20160314964A1 (en) 2015-04-21 2016-10-27 Lam Research Corporation Gap fill using carbon-based films
JP6744181B2 (en) * 2016-09-26 2020-08-19 株式会社ニューフレアテクノロジー Film forming apparatus and film forming method
US10002787B2 (en) 2016-11-23 2018-06-19 Lam Research Corporation Staircase encapsulation in 3D NAND fabrication
US10109523B2 (en) * 2016-11-29 2018-10-23 Taiwan Semiconductor Manufacturing Company, Ltd. Method of cleaning wafer after CMP
US10510852B2 (en) 2017-11-28 2019-12-17 Taiwan Semiconductor Manufacturing Company, Ltd. Low-k feature formation processes and structures formed thereby
US10840087B2 (en) 2018-07-20 2020-11-17 Lam Research Corporation Remote plasma based deposition of boron nitride, boron carbide, and boron carbonitride films
KR20220056249A (en) 2018-10-19 2022-05-04 램 리써치 코포레이션 Doped or undoped silicon carbide deposition and remote hydrogen plasma exposure for gapfill
US20230008496A1 (en) * 2021-07-09 2023-01-12 Taiwan Semiconductor Manufacturing Co., Ltd. Contact structure for semiconductor device

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20060166488A1 (en) * 2003-01-31 2006-07-27 Tatsuya Usami Semiconductor device and method for manufacturing the same
US20080194102A1 (en) * 2003-02-04 2008-08-14 Nec Electronics Corporation Semiconductor device and manufacturing method thereof
US7569844B2 (en) * 2007-04-17 2009-08-04 Macronix International Co., Ltd. Memory cell sidewall contacting side electrode
US7615498B2 (en) * 2004-02-03 2009-11-10 Nec Electronics Corporation Method of manufacturing a semiconductor device

Family Cites Families (24)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5000113A (en) * 1986-12-19 1991-03-19 Applied Materials, Inc. Thermal CVD/PECVD reactor and use for thermal chemical vapor deposition of silicon dioxide and in-situ multi-step planarized process
US6794311B2 (en) 2000-07-14 2004-09-21 Applied Materials Inc. Method and apparatus for treating low k dielectric layers to reduce diffusion
US20020172766A1 (en) 2001-03-17 2002-11-21 Laxman Ravi K. Low dielectric constant thin films and chemical vapor deposition method of making same
US6455417B1 (en) 2001-07-05 2002-09-24 Taiwan Semiconductor Manufacturing Co., Ltd. Method for forming damascene structure employing bi-layer carbon doped silicon nitride/carbon doped silicon oxide etch stop layer
WO2003015129A2 (en) 2001-08-06 2003-02-20 Advanced Technology Material, Inc. Low-k dielectric thin films and chemical vapor deposition method of making same
US7456488B2 (en) 2002-11-21 2008-11-25 Advanced Technology Materials, Inc. Porogen material
US6890850B2 (en) 2001-12-14 2005-05-10 Applied Materials, Inc. Method of depositing dielectric materials in damascene applications
US7384471B2 (en) 2002-04-17 2008-06-10 Air Products And Chemicals, Inc. Porogens, porogenated precursors and methods for using the same to provide porous organosilica glass films with low dielectric constants
US7169715B2 (en) 2003-03-21 2007-01-30 Intel Corporation Forming a dielectric layer using porogens
US7208389B1 (en) 2003-03-31 2007-04-24 Novellus Systems, Inc. Method of porogen removal from porous low-k films using UV radiation
JP4738349B2 (en) * 2004-01-14 2011-08-03 インターナショナル・ビジネス・マシーンズ・コーポレーション Gradient deposition of low K CVD material
US7611996B2 (en) 2004-03-31 2009-11-03 Applied Materials, Inc. Multi-stage curing of low K nano-porous films
US7166544B2 (en) * 2004-09-01 2007-01-23 Applied Materials, Inc. Method to deposit functionally graded dielectric films via chemical vapor deposition using viscous precursors
US7259111B2 (en) * 2005-01-19 2007-08-21 Applied Materials, Inc. Interface engineering to improve adhesion between low k stacks
US7202564B2 (en) * 2005-02-16 2007-04-10 International Business Machines Corporation Advanced low dielectric constant organosilicon plasma chemical vapor deposition films
JP5186086B2 (en) 2005-04-11 2013-04-17 アイメック Dual damascene patterning approach
US7189658B2 (en) 2005-05-04 2007-03-13 Applied Materials, Inc. Strengthening the interface between dielectric layers and barrier layers with an oxide layer of varying composition profile
JP5093479B2 (en) * 2005-11-24 2012-12-12 日本電気株式会社 Method for forming porous insulating film
US20070134435A1 (en) 2005-12-13 2007-06-14 Ahn Sang H Method to improve the ashing/wet etch damage resistance and integration stability of low dielectric constant films
KR100662848B1 (en) * 2005-12-20 2007-01-02 삼성전자주식회사 Inductor integrated chip and fabrication method thereof
US7297376B1 (en) 2006-07-07 2007-11-20 Applied Materials, Inc. Method to reduce gas-phase reactions in a PECVD process with silicon and organic precursors to deposit defect-free initial layers
US20080233336A1 (en) * 2006-09-19 2008-09-25 Giannopoulos Rene C Carpet Tiles and Methods Of Making Same
US7622403B2 (en) 2006-12-19 2009-11-24 Chartered Semiconductor Manufacturing Ltd. Semiconductor processing system with ultra low-K dielectric
US7615482B2 (en) * 2007-03-23 2009-11-10 International Business Machines Corporation Structure and method for porous SiCOH dielectric layers and adhesion promoting or etch stop layers having increased interfacial and mechanical strength

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20060166488A1 (en) * 2003-01-31 2006-07-27 Tatsuya Usami Semiconductor device and method for manufacturing the same
US20080194102A1 (en) * 2003-02-04 2008-08-14 Nec Electronics Corporation Semiconductor device and manufacturing method thereof
US7615498B2 (en) * 2004-02-03 2009-11-10 Nec Electronics Corporation Method of manufacturing a semiconductor device
US7569844B2 (en) * 2007-04-17 2009-08-04 Macronix International Co., Ltd. Memory cell sidewall contacting side electrode

Also Published As

Publication number Publication date
US8349746B2 (en) 2013-01-08
WO2011106075A3 (en) 2011-11-24
TW201203360A (en) 2012-01-16
JP2013520792A (en) 2013-06-06
KR20130027009A (en) 2013-03-14
CN102763200A (en) 2012-10-31
US20110204492A1 (en) 2011-08-25
TWI511198B (en) 2015-12-01

Similar Documents

Publication Publication Date Title
US8349746B2 (en) Microelectronic structure including a low k dielectric and a method of controlling carbon distribution in the structure
US7547643B2 (en) Techniques promoting adhesion of porous low K film to underlying barrier layer
US6171945B1 (en) CVD nanoporous silica low dielectric constant films
KR100971825B1 (en) Interface engineering to improve adhesion between low k stacks
EP1055012B1 (en) Plasma processes for depositing low dielectric constant films
US6943127B2 (en) CVD plasma assisted lower dielectric constant SICOH film
US7112541B2 (en) In-situ oxide capping after CVD low k deposition
US6287990B1 (en) CVD plasma assisted low dielectric constant films
US8357608B2 (en) Multi component dielectric layer
US6797643B2 (en) Plasma enhanced CVD low k carbon-doped silicon oxide film deposition using VHF-RF power
US6660656B2 (en) Plasma processes for depositing low dielectric constant films
EP1148539A2 (en) Method of depositing low K films using an oxidizing plasma
US20060043591A1 (en) Low temperature process to produce low-K dielectrics with low stress by plasma-enhanced chemical vapor deposition (PECVD)
EP1063692A1 (en) Process for depositing a low dielectric constant film
US20040156987A1 (en) Ultra low dielectric materials based on hybrid system of linear silicon precursor and organic porogen by plasma-enhanced chemical vapor deposition (PECVD)
US20030124859A1 (en) CVD plasma assisted low dielectric constant films
US20060205206A1 (en) Method of eliminating photoresist poisoning in damascene applications
WO2012064491A2 (en) Process for lowering adhesion layer thickness and improving damage resistance for thin ultra low-k dielectric film
US20040137757A1 (en) Method and apparatus to improve cracking thresholds and mechanical properties of low-k dielectric material
US20100087062A1 (en) High temperature bd development for memory applications
EP1607493B1 (en) Plasma processes for depositing low dielectric constant films

Legal Events

Date Code Title Description
WWE Wipo information: entry into national phase

Ref document number: 201180010539.X

Country of ref document: CN

121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 11747801

Country of ref document: EP

Kind code of ref document: A2

WWE Wipo information: entry into national phase

Ref document number: 2012553896

Country of ref document: JP

NENP Non-entry into the national phase

Ref country code: DE

ENP Entry into the national phase

Ref document number: 20127024578

Country of ref document: KR

Kind code of ref document: A

122 Ep: pct application non-entry in european phase

Ref document number: 11747801

Country of ref document: EP

Kind code of ref document: A2