WO2013162533A1 - Low power content addressable memory system - Google Patents

Low power content addressable memory system Download PDF

Info

Publication number
WO2013162533A1
WO2013162533A1 PCT/US2012/034898 US2012034898W WO2013162533A1 WO 2013162533 A1 WO2013162533 A1 WO 2013162533A1 US 2012034898 W US2012034898 W US 2012034898W WO 2013162533 A1 WO2013162533 A1 WO 2013162533A1
Authority
WO
WIPO (PCT)
Prior art keywords
bit
stored
pull
reference input
compare
Prior art date
Application number
PCT/US2012/034898
Other languages
French (fr)
Inventor
Khader MOHAMMAD
Original Assignee
Intel Corporation
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Intel Corporation filed Critical Intel Corporation
Priority to US13/977,524 priority Critical patent/US9007799B2/en
Priority to PCT/US2012/034898 priority patent/WO2013162533A1/en
Priority to TW102114192A priority patent/TWI570726B/en
Priority to CN201320213329.7U priority patent/CN203520882U/en
Publication of WO2013162533A1 publication Critical patent/WO2013162533A1/en

Links

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C15/00Digital stores in which information comprising one or more characteristic parts is written into the store and in which information is read-out by searching for one or more of these characteristic parts, i.e. associative or content-addressed stores
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C15/00Digital stores in which information comprising one or more characteristic parts is written into the store and in which information is read-out by searching for one or more of these characteristic parts, i.e. associative or content-addressed stores
    • G11C15/04Digital stores in which information comprising one or more characteristic parts is written into the store and in which information is read-out by searching for one or more of these characteristic parts, i.e. associative or content-addressed stores using semiconductor elements

Definitions

  • RAM random access memory
  • a data word is provided to the CAM system, and a search for the data word is performed across bits cells of the CAM. If the data word is found, the CAM system indicates a match and returns a list of one or more storage addresses where the word was found. The CAM system may also return the data word or other associated information.
  • a CAM system may be viewed as a hardware embodiment of a software-based associative array.
  • a CAM system may include an array of CAM cells, each including a storage or bit cell and a compare circuit to compare contents of the bit cell with a reference bit.
  • Conventional CAM compare circuits are implemented with complementary or differential reference bit lines, which increase routing complexity and space requirements.
  • the compare circuits may include a separate pass circuit for each of the differential reference bit lines. Switching delays in the CAM cell can cause unwanted current contention between the separate pass circuits, which manifests itself as a crowbar current that wastes power and slows down CAM speed.
  • FIG. 1 is a circuit diagram of a content addressable memory (CAM) system, including multiple CAM cells and a driver circuit to provide a reference input to each of the CAM cells, where each CAM cell includes a bit cell and a compare circuit.
  • CAM content addressable memory
  • FIG. 2 is a circuit diagram of CAM cell and a driver circuit.
  • FIG. 3 is a circuit diagram of another CAM system, including multiple CAM cells and a driver circuit to provide a reference input to each of the CAM cells.
  • FIG. 4 is a block diagram of an m by m array of CAM cells.
  • FIG. 5 is a block diagram of a processor-based system, including a CAM system.
  • FIG. 1 is a block diagram of a content addressable (CAM) system 100, including multiple CAM cells ⁇ 0> through ⁇ n>.
  • CAM content addressable
  • CAM cell ⁇ 0> is described below. CAM cells ⁇ 1> through ⁇ n> may be implemented similar to CAM cell ⁇ 0>.
  • CAM cell ⁇ 0> includes a bit cell 106 to store a bit BIT and a corresponding complementary bit BITX at corresponding nodes of bit cell 106.
  • CAM cell ⁇ 0> further includes a compare circuit 108 to compare a reference input 107 to the stored bit (BIT) and to the stored complementary bit (BITX), and to provide an indication at an output 110 based on the comparison.
  • a compare circuit 108 to compare a reference input 107 to the stored bit (BIT) and to the stored complementary bit (BITX), and to provide an indication at an output 110 based on the comparison.
  • CAM system 100 may include a driver circuit 104 to provide reference input 107 to CAM cells ⁇ 0> through ⁇ n>.
  • driver circuit 104 is illustrated as an inverter to receive a reference bit 109, illustrated here as Camdata (CD), and to provide a corresponding inverted reference bit, Camdatax (CDX), as reference input 107.
  • CD Camdata
  • CDX Camdatax
  • Compare circuit 108 may include logic to compare CDX to BIT and to BITX, and to output a match indication at output 110 when CDX differs from BIT and matches BITX, which is equivalent to CD matching BIT and differing from BITX.
  • reference bit CD may be provided directly to reference input 107, and compare circuit 108 may include logic to compare CD to BIT and to BITX, and to output a match indication at output 110 when CD matches BIT and differs from BITX.
  • compare circuit 108 includes complementary inputs 130 and 132, also referred to herein as differential inputs, to receive BIT and BITX.
  • Reference input 107 may include a differential input or a single-ended input.
  • Compare circuit 108 may include logic to perform one of the following based on logic states of reference input 107, BIT, and BITX:
  • pull-up refers to a switch device and/or circuit to couple a node to an operating voltage, Vcc.
  • pull-down refers to a switch device and/or circuit to couple a node to a voltage reference, Vss, which may correspond to ground.
  • a logic state of 1 corresponds to Vcc
  • a logic state of 0 corresponds to Vss.
  • Compare circuit 108 may be implemented to perform an XOR operation with respect to reference input 107, BIT, and BITX.
  • FIG. 2 is a circuit diagram of a CAM cell 202 and a driver circuit 204, which may represent CAM cell ⁇ 0> and driver circuit 104 of FIG. 1.
  • CAM cell 202 includes a bit cell 206 and a compare circuit 208, which may represent embodiments of bit cell 106 and compare circuit 108 of FIG. 1.
  • Bit cell 206 is illustrated as a contention-based bit cell having cross-coupled inverters to store BIT and BITX, and dual write gates NX1 and NX2, controllable by a write wordline WRWL, to write values from write bit lines WRBL and WRBLX to corresponding nodes of the cross-coupled inverters.
  • Compare circuit 208 includes:
  • a pass circuit 212 to selectively provide a reference input 207 to an output 210 under control of BIT and BITX;
  • a pull-up circuit 214 to selectively pull-up output 210 under control of reference input 207 and BITX;
  • a pull-down circuit 216 to selectively pull-down output 210 under control of reference input 207 and BIT.
  • Pass circuit 212 is described below.
  • Pull-up circuit 214 and pull-down circuit 216 are described further below.
  • pass circuit 212 is on when BIT is at logic state 0 and BITX is at logic state 1. Pass circuit 212 is off when BIT is at logic state 1 and BITX is at logic state 0.
  • pass circuit 212 When pass circuit 212 is on, reference input 207 is provided output 210 through pass circuit 212. Specifically, when BIT is at logic state 0 and CDX is at logic state 0 (i.e., CD is at logic state 1), the CDX logic state 0 is provided to output 210 to indicate that CD does not match BIT. Conversely, when CDX is at logic state 1 (i.e., CD is at logic state 0), the CDX logic state 1 is provided to output 210 to indicate that CD matches BIT.
  • output 210 is driven by one of pull-up 214 and pull down 216.
  • Pull-up circuit 214 includes a P-type device PD2 controllable as a switch by reference input 207, and a P-type device PPX2 controllable as a switch by BITX.
  • reference input 207 is at logic state 1
  • PD2 turns-on to couple a node 215 to Vcc.
  • BITX is at logic state 1
  • PPX2 turns on to couple output 210 to node 215.
  • CDX and BITX are at logic state 0 (i.e., CD and BIT are at logic state 1)
  • output 210 is pulled-up to Vcc, or logic state 1, to indicate that CD matches BIT.
  • Pull-down circuit 216 includes an N-type device ND2 controllable as a switch by reference input 207, and an N-type device NP2 controllable as a switch by BIT.
  • reference input 207 is at logic state 1
  • ND2 turns-on to couple a node 217 to Vss.
  • BIT is at logic state 1
  • NP2 turns on to couple output 210 to node 217.
  • CDX and BIT are at logic state 1 (i.e., CD is at logic state 0)
  • output 210 is pulled-down to Vss, or logic state 0, to indicate that CD does not match BIT.
  • Pull-up circuit 214 and pull-down circuit 216 may be referred to together as an output switch stack.
  • FIG. 2 includes a single driver circuit 204, and compare circuit 208 compares reference input 207 to each of BIT and BITX. Compare circuit 208 may thus be referred to as a single-ended reference input embodiment, as opposed to differential reference input embodiment.
  • a differential reference input embodiment may include a first driver to provide a reference input, a second driver to provide corresponding complimentary reference, and a differential-input compare circuit to compare the reference input and the complimentary reference input to BIT and BITX.
  • a single-ended reference input embodiment may provide reduced routing complexity, area consumption, line driver power requirements, and/or capacitive switching.
  • a single driver circuit such as driver circuit 204, may be implemented with a larger scale fabrication technology (i.e, wider channels, longer channels, and/or larger feature sizes), relative to driver circuits of a differential reference input embodiment, to drive a larger gate load. Nevertheless, a singled-ended reference input embodiment may reduce overall area and/or power requirements.
  • a CAM system may be implemented to provide a reference input to multiple CAM cells, as illustrated in FIG. 1, and may include circuitry that is shared amongst the multiple CAM cells, such as described below with reference to FIG. 3.
  • FIG. 3 is a circuit diagram of a CAM system 300, including multiple CAM cells 302-1 through 302-/?, and a driver circuit 304 to provide a reference input 307 to each of CAM cells 302.
  • CAM cell 302-1 is described below. Remaining ones of CAM cells 302 may be implemented similar to CAM cell 302-1.
  • CAM cell 302-1 includes a bit cell 306, which may be implemented as described in one or more examples herein.
  • CAM cell 302-1 further includes a compare circuit 308, including a pass circuit 312 to selectively provide reference input 307 to an output 310 under control of BIT and BITX, such as described above with reference to pass circuit 212 in FIG. 2.
  • CAM cell 302-1 further includes pull-up circuitry to selectively pull-up output 310 under control of reference input 307 and BITX, and pull-down circuitry to selectively pull- down output 310 under control of reference input 307 and BIT.
  • the pull-up circuitry includes
  • the pull-down circuitry includes ND2 and NP2, as described above with reference to FIG. 2.
  • pull-up device PD2 and pull-down device ND2 is shared amongst compare circuits 308-1 through 308-/? of CAM cells 302-1 through 302-/?.
  • device PD2 includes a terminal 322 coupled to a terminal 324 of device PPX2 of compare circuit 308-1, and to a terminal 326 of a corresponding device 328 of compare circuit 308-/?.
  • device ND2 includes a terminal 330 coupled to a terminal 332 of device NP2 of compare circuit 308-1, and to a terminal 334 of a corresponding device 336 of compare circuit 308-/?. Sharing of PD2 and/or ND2 may further reduce area and/or power consumption.
  • a CAM system as disclosed herein may be implemented search an array of CAM cells for a reference word that includes multiple reference bits.
  • FIG. 4 is a block diagram of an example m by m array 400 of CAM cells, which may be implemented as described in one or more examples herein.
  • Array 400 may be arranged as m rows of m-bit words.
  • Array 400 may represent, for example, a 48 x 48 array.
  • Methods and systems disclosed herein may be implemented with respect to one or more of a variety of systems, such as described below with reference to FIG. 5. Methods and systems disclosed herein are not, however, limited to the examples of FIG. 5.
  • FIG. 5 is a block diagram of a system 500 including a CAM system 502, which may be implemented as described in one or more examples herein.
  • System 500 may further include a processor 504 to access CAM system 502, such as to store data and/or to search for reference words.
  • CAM system 502 may be implemented as part of a memory system to support operation of processor 504, and may represent, for example, a cache or an associative memory.
  • CAM system 502 may be coupled to or integrated within processor 504
  • System 500 may include a communication system 506 to interface with a communication network.
  • Communication system 506 may include a wired and/or wireless communication transceiver.
  • System 500 or portions thereof may be implemented within one or more integrated circuit dies, and may be implemented as a system-on-a-chip (SoC).
  • SoC system-on-a-chip
  • System 500 may further include a user interface system 510.
  • User interface system 510 may include a monitor or display 532 to display information from processor 504 and/or communication system 506.
  • User interface system 510 may include a human interface device (HID) 534 to provide user input to processor 504 and/or communication system 506.
  • HID 534 may include, for example and without limitation, one or more of a key board, a cursor device, a touch-sensitive device, and or a motion and/or image sensor.
  • HID 534 may include a physical device and/or a virtual device, such as a monitor-displayed or virtual keyboard.
  • User interface system 510 may include an audio system 536 to receive and/or output audible sound.
  • System 500 may correspond to, for example, a computer system, a personal communication device, and/or a television set-top box.
  • System 500 may further include communication infrastructure 540 to permit communications amongst CAM system 502, processor 504, communication system 506, and/or user interface system 510.
  • System 500 may include a housing, and one or more of communication system 506, digital processor system 512, user interface system 510, or portions thereof may be positioned within the housing.
  • the housing may include, without limitation, a rack-mountable housing, a desk-top housing, a lap-top housing, a notebook housing, a net-book housing, a set-top box housing, a portable housing, and/or other conventional electronic housing and/or future- developed housing.
  • a content addressable memory (CAM) apparatus may include a first CAM cell.
  • the first CAM cell may include a first bit cell to store a bit and a corresponding complementary bit.
  • the first CAM cell may further include a first compare circuit to compare a reference input to the stored bit and to the corresponding stored complementary bit, and to provide an indication based on the comparison.
  • the reference input may include a single-ended reference input
  • the first compare circuit may include logic to compare the single-ended reference input to each of the stored bit and the corresponding stored complementary bit.
  • the first compare circuit may include logic to output a match indication when a reference bit matches the stored bit and differs from corresponding stored complementary bit.
  • the CAM apparatus may include an inverter to invert the reference bit and to provide the inverted reference bit as the input reference, and the first compare circuit may include logic to output a match indication when the inverted reference bit differs from the stored bit and matches the corresponding stored complementary bit.
  • the first compare circuit may include logic to perform one of the following based on logic states of the reference input, the stored bit, and the stored complementary bit:
  • the first compare circuit may include:
  • a pass circuit to selectively provide the reference input to an output under control of the stored bit and the stored complementary bit
  • a pull-up circuit to selectively pull-up the output under control of the reference input and the stored complementary bit
  • a pull-down circuit to selectively pull-down the output under control of the reference input and the stored bit.
  • the CAM apparatus may include a second CAM cell, including a second bit cell and a second compare circuit to receive the same reference input as the first CAM cell, and to compare the reference input to a bit and complementary bit stored in the second bit cell.
  • the first and second compare circuits may include corresponding first and second pull- up circuits.
  • the first and second pull-up circuits may each include a corresponding first switch device controllable by the respective stored complementary bit.
  • the first and second pull-up circuits may further include a shared second switch device controllable by the reference input, where the shared second switch device includes a terminal coupled to a terminal of each of the first switch devices.
  • the first and second compare circuits may include corresponding first and second pulldown circuits.
  • the first and second pull-down circuits may each include a corresponding first switch device controllable by the respective stored bit.
  • the first and second pull-down circuits may further include a shared second switch device controllable by the reference input, where the shared second switch device includes a terminal coupled to a terminal of each of the first switch devices.
  • a processor-based system may include an array of content addressable memory (CAM) cells, each including a bit cell and a compare circuit as described in one or more examples herein.
  • CAM content addressable memory
  • the processor-based system may include a processor to search the array of CAM cells for a reference word of multiple reference bits.
  • the processor-based system may include a communication system to communicate with a network.
  • the communication system may include a wireless communication system;
  • the processor-based system may include communication infrastructure to communicate amongst the processor, the communication system, and a user interface system.
  • the processor-based system may include a housing.
  • the processor-based system may include a battery.
  • the processor, the communication system, the battery, and at least a portion of the user interface system may be positioned within the housing.

Abstract

A content addressable memory (CAM) system includes one or more CAM cells, each including a bit cell to store a bit and a complementary bit, and a compare circuit to compare a reference input to the stored bit and to the stored complementary bit. The compare circuit may be implemented to compare a single-ended reference input to each of the stored bit and the complementary bit. The compare circuit may include a pass circuit to selectively provide the reference input to an output under control of the stored bit and the stored complementary bit, a pull-up circuit to selectively pull-up the output under control of the reference input and the stored complementary bit, and a pull-down circuit to selectively pull-down the output under control of the reference input and the stored bit. The reference input may be provided to multiple CAM cells, which may share compare circuitry.

Description

LOW POWER CONTENT ADDRESSABLE MEMORY SYSTEM
BACKGROUND
In a random access memory (RAM) system, a memory address and read controls are applied to the RAM system to retrieve or read contents of the memory address.
In a content addressable memory (CAM) system, a data word is provided to the CAM system, and a search for the data word is performed across bits cells of the CAM. If the data word is found, the CAM system indicates a match and returns a list of one or more storage addresses where the word was found. The CAM system may also return the data word or other associated information. A CAM system may be viewed as a hardware embodiment of a software-based associative array.
A CAM system may include an array of CAM cells, each including a storage or bit cell and a compare circuit to compare contents of the bit cell with a reference bit. Conventional CAM compare circuits are implemented with complementary or differential reference bit lines, which increase routing complexity and space requirements. The compare circuits may include a separate pass circuit for each of the differential reference bit lines. Switching delays in the CAM cell can cause unwanted current contention between the separate pass circuits, which manifests itself as a crowbar current that wastes power and slows down CAM speed.
BRIEF DESCRIPTION OF THE DRA WINGS/FIGURES
FIG. 1 is a circuit diagram of a content addressable memory (CAM) system, including multiple CAM cells and a driver circuit to provide a reference input to each of the CAM cells, where each CAM cell includes a bit cell and a compare circuit.
FIG. 2 is a circuit diagram of CAM cell and a driver circuit.
FIG. 3 is a circuit diagram of another CAM system, including multiple CAM cells and a driver circuit to provide a reference input to each of the CAM cells.
FIG. 4 is a block diagram of an m by m array of CAM cells.
FIG. 5 is a block diagram of a processor-based system, including a CAM system.
In the drawings, the leftmost digit(s) of a reference number identifies the drawing in which the reference number first appears.
DETAILED DESCRIPTION FIG. 1 is a block diagram of a content addressable (CAM) system 100, including multiple CAM cells <0> through <n>.
CAM cell <0> is described below. CAM cells <1> through <n> may be implemented similar to CAM cell <0>. CAM cell <0> includes a bit cell 106 to store a bit BIT and a corresponding complementary bit BITX at corresponding nodes of bit cell 106.
CAM cell <0> further includes a compare circuit 108 to compare a reference input 107 to the stored bit (BIT) and to the stored complementary bit (BITX), and to provide an indication at an output 110 based on the comparison.
CAM system 100 may include a driver circuit 104 to provide reference input 107 to CAM cells <0> through <n>. In the example of FIG. 1, driver circuit 104 is illustrated as an inverter to receive a reference bit 109, illustrated here as Camdata (CD), and to provide a corresponding inverted reference bit, Camdatax (CDX), as reference input 107.
Compare circuit 108 may include logic to compare CDX to BIT and to BITX, and to output a match indication at output 110 when CDX differs from BIT and matches BITX, which is equivalent to CD matching BIT and differing from BITX.
Alternatively, reference bit CD may be provided directly to reference input 107, and compare circuit 108 may include logic to compare CD to BIT and to BITX, and to output a match indication at output 110 when CD matches BIT and differs from BITX.
In the example of FIG. 1, compare circuit 108 includes complementary inputs 130 and 132, also referred to herein as differential inputs, to receive BIT and BITX.
Reference input 107 may include a differential input or a single-ended input.
Compare circuit 108 may include logic to perform one of the following based on logic states of reference input 107, BIT, and BITX:
provide reference input 107 to output 110;
pull-up output 110; and
pull-down output 110.
The term pull-up, as used herein, refers to a switch device and/or circuit to couple a node to an operating voltage, Vcc. The term pull-down, as used herein, refers to a switch device and/or circuit to couple a node to a voltage reference, Vss, which may correspond to ground.
For illustrative purposes, a logic state of 1 corresponds to Vcc, and a logic state of 0 corresponds to Vss. Methods and systems disclosed herein are not, however, limited to these relative examples.
Compare circuit 108 may be implemented to perform an XOR operation with respect to reference input 107, BIT, and BITX.
FIG. 2 is a circuit diagram of a CAM cell 202 and a driver circuit 204, which may represent CAM cell <0> and driver circuit 104 of FIG. 1. CAM cell 202 includes a bit cell 206 and a compare circuit 208, which may represent embodiments of bit cell 106 and compare circuit 108 of FIG. 1.
Bit cell 206 is illustrated as a contention-based bit cell having cross-coupled inverters to store BIT and BITX, and dual write gates NX1 and NX2, controllable by a write wordline WRWL, to write values from write bit lines WRBL and WRBLX to corresponding nodes of the cross-coupled inverters.
Compare circuit 208 includes:
a pass circuit 212 to selectively provide a reference input 207 to an output 210 under control of BIT and BITX;
a pull-up circuit 214 to selectively pull-up output 210 under control of reference input 207 and BITX; and
a pull-down circuit 216 to selectively pull-down output 210 under control of reference input 207 and BIT.
Pass circuit 212 is described below. Pull-up circuit 214 and pull-down circuit 216 are described further below.
In the example of FIG. 2, pass circuit 212 is on when BIT is at logic state 0 and BITX is at logic state 1. Pass circuit 212 is off when BIT is at logic state 1 and BITX is at logic state 0.
When pass circuit 212 is on, reference input 207 is provided output 210 through pass circuit 212. Specifically, when BIT is at logic state 0 and CDX is at logic state 0 (i.e., CD is at logic state 1), the CDX logic state 0 is provided to output 210 to indicate that CD does not match BIT. Conversely, when CDX is at logic state 1 (i.e., CD is at logic state 0), the CDX logic state 1 is provided to output 210 to indicate that CD matches BIT.
When pass circuit 212 is off, output 210 is driven by one of pull-up 214 and pull down 216.
Pull-up circuit 214 is now described.
Pull-up circuit 214 includes a P-type device PD2 controllable as a switch by reference input 207, and a P-type device PPX2 controllable as a switch by BITX. When reference input 207 is at logic state 0, PD2 turns-on to couple a node 215 to Vcc. When BITX is at logic state 0, PPX2 turns on to couple output 210 to node 215. Thus, when CDX and BITX are at logic state 0 (i.e., CD and BIT are at logic state 1), output 210 is pulled-up to Vcc, or logic state 1, to indicate that CD matches BIT.
Pull-down circuit 216 is now described. Pull-down circuit 216 includes an N-type device ND2 controllable as a switch by reference input 207, and an N-type device NP2 controllable as a switch by BIT. When reference input 207 is at logic state 1, ND2 turns-on to couple a node 217 to Vss. When BIT is at logic state 1, NP2 turns on to couple output 210 to node 217. Thus, when CDX and BIT are at logic state 1 (i.e., CD is at logic state 0), output 210 is pulled-down to Vss, or logic state 0, to indicate that CD does not match BIT.
Pull-up circuit 214 and pull-down circuit 216 may be referred to together as an output switch stack.
The above-descriptions of pass gate 212, pull-up circuit 214, and pull-down circuit 216 are summarized in Tables 1 and 2 below.
Table 1
Figure imgf000005_0001
Figure imgf000005_0002
The example of FIG. 2 includes a single driver circuit 204, and compare circuit 208 compares reference input 207 to each of BIT and BITX. Compare circuit 208 may thus be referred to as a single-ended reference input embodiment, as opposed to differential reference input embodiment.
A differential reference input embodiment may include a first driver to provide a reference input, a second driver to provide corresponding complimentary reference, and a differential-input compare circuit to compare the reference input and the complimentary reference input to BIT and BITX.
A single-ended reference input embodiment, as illustrated in FIG. 2, may provide reduced routing complexity, area consumption, line driver power requirements, and/or capacitive switching. A single driver circuit, such as driver circuit 204, may be implemented with a larger scale fabrication technology (i.e, wider channels, longer channels, and/or larger feature sizes), relative to driver circuits of a differential reference input embodiment, to drive a larger gate load. Nevertheless, a singled-ended reference input embodiment may reduce overall area and/or power requirements.
A CAM system may be implemented to provide a reference input to multiple CAM cells, as illustrated in FIG. 1, and may include circuitry that is shared amongst the multiple CAM cells, such as described below with reference to FIG. 3.
FIG. 3 is a circuit diagram of a CAM system 300, including multiple CAM cells 302-1 through 302-/?, and a driver circuit 304 to provide a reference input 307 to each of CAM cells 302. CAM cell 302-1 is described below. Remaining ones of CAM cells 302 may be implemented similar to CAM cell 302-1.
CAM cell 302-1 includes a bit cell 306, which may be implemented as described in one or more examples herein.
CAM cell 302-1 further includes a compare circuit 308, including a pass circuit 312 to selectively provide reference input 307 to an output 310 under control of BIT and BITX, such as described above with reference to pass circuit 212 in FIG. 2.
CAM cell 302-1 further includes pull-up circuitry to selectively pull-up output 310 under control of reference input 307 and BITX, and pull-down circuitry to selectively pull- down output 310 under control of reference input 307 and BIT. The pull-up circuitry includes
PD2 and PPX2, and the pull-down circuitry includes ND2 and NP2, as described above with reference to FIG. 2.
In FIG. 3, pull-up device PD2 and pull-down device ND2 is shared amongst compare circuits 308-1 through 308-/? of CAM cells 302-1 through 302-/?. Specifically, device PD2 includes a terminal 322 coupled to a terminal 324 of device PPX2 of compare circuit 308-1, and to a terminal 326 of a corresponding device 328 of compare circuit 308-/?. Similarly, device ND2 includes a terminal 330 coupled to a terminal 332 of device NP2 of compare circuit 308-1, and to a terminal 334 of a corresponding device 336 of compare circuit 308-/?. Sharing of PD2 and/or ND2 may further reduce area and/or power consumption.
A CAM system as disclosed herein may be implemented search an array of CAM cells for a reference word that includes multiple reference bits.
FIG. 4 is a block diagram of an example m by m array 400 of CAM cells, which may be implemented as described in one or more examples herein. Array 400 may be arranged as m rows of m-bit words. Array 400 may represent, for example, a 48 x 48 array. Methods and systems disclosed herein may be implemented with respect to one or more of a variety of systems, such as described below with reference to FIG. 5. Methods and systems disclosed herein are not, however, limited to the examples of FIG. 5.
FIG. 5 is a block diagram of a system 500 including a CAM system 502, which may be implemented as described in one or more examples herein.
System 500 may further include a processor 504 to access CAM system 502, such as to store data and/or to search for reference words. CAM system 502 may be implemented as part of a memory system to support operation of processor 504, and may represent, for example, a cache or an associative memory. CAM system 502 may be coupled to or integrated within processor 504
System 500 may include a communication system 506 to interface with a communication network. Communication system 506 may include a wired and/or wireless communication transceiver.
System 500 or portions thereof may be implemented within one or more integrated circuit dies, and may be implemented as a system-on-a-chip (SoC).
System 500 may further include a user interface system 510.
User interface system 510 may include a monitor or display 532 to display information from processor 504 and/or communication system 506.
User interface system 510 may include a human interface device (HID) 534 to provide user input to processor 504 and/or communication system 506. HID 534 may include, for example and without limitation, one or more of a key board, a cursor device, a touch-sensitive device, and or a motion and/or image sensor. HID 534 may include a physical device and/or a virtual device, such as a monitor-displayed or virtual keyboard.
User interface system 510 may include an audio system 536 to receive and/or output audible sound.
System 500 may correspond to, for example, a computer system, a personal communication device, and/or a television set-top box.
System 500 may further include communication infrastructure 540 to permit communications amongst CAM system 502, processor 504, communication system 506, and/or user interface system 510.
System 500 may include a housing, and one or more of communication system 506, digital processor system 512, user interface system 510, or portions thereof may be positioned within the housing. The housing may include, without limitation, a rack-mountable housing, a desk-top housing, a lap-top housing, a notebook housing, a net-book housing, a set-top box housing, a portable housing, and/or other conventional electronic housing and/or future- developed housing.
As disclosed herein, a content addressable memory (CAM) apparatus may include a first CAM cell. The first CAM cell may include a first bit cell to store a bit and a corresponding complementary bit. The first CAM cell may further include a first compare circuit to compare a reference input to the stored bit and to the corresponding stored complementary bit, and to provide an indication based on the comparison.
The reference input may include a single-ended reference input, and the first compare circuit may include logic to compare the single-ended reference input to each of the stored bit and the corresponding stored complementary bit.
The first compare circuit may include logic to output a match indication when a reference bit matches the stored bit and differs from corresponding stored complementary bit. The CAM apparatus may include an inverter to invert the reference bit and to provide the inverted reference bit as the input reference, and the first compare circuit may include logic to output a match indication when the inverted reference bit differs from the stored bit and matches the corresponding stored complementary bit.
The first compare circuit may include logic to perform one of the following based on logic states of the reference input, the stored bit, and the stored complementary bit:
provide the reference input to an output;
pull-up the output; and
pull-down the output.
The first compare circuit may include:
a pass circuit to selectively provide the reference input to an output under control of the stored bit and the stored complementary bit;
a pull-up circuit to selectively pull-up the output under control of the reference input and the stored complementary bit; and
a pull-down circuit to selectively pull-down the output under control of the reference input and the stored bit.
As further disclosed herein, the CAM apparatus may include a second CAM cell, including a second bit cell and a second compare circuit to receive the same reference input as the first CAM cell, and to compare the reference input to a bit and complementary bit stored in the second bit cell. The first and second compare circuits may include corresponding first and second pull- up circuits. The first and second pull-up circuits may each include a corresponding first switch device controllable by the respective stored complementary bit. The first and second pull-up circuits may further include a shared second switch device controllable by the reference input, where the shared second switch device includes a terminal coupled to a terminal of each of the first switch devices.
The first and second compare circuits may include corresponding first and second pulldown circuits. The first and second pull-down circuits may each include a corresponding first switch device controllable by the respective stored bit. The first and second pull-down circuits may further include a shared second switch device controllable by the reference input, where the shared second switch device includes a terminal coupled to a terminal of each of the first switch devices.
As further disclosed herein, a processor-based system may include an array of content addressable memory (CAM) cells, each including a bit cell and a compare circuit as described in one or more examples herein.
The processor-based system may include a processor to search the array of CAM cells for a reference word of multiple reference bits.
The processor-based system may include a communication system to communicate with a network. The communication system may include a wireless communication system;
The processor-based system may include communication infrastructure to communicate amongst the processor, the communication system, and a user interface system.
The processor-based system may include a housing.
The processor-based system may include a battery.
The processor, the communication system, the battery, and at least a portion of the user interface system may be positioned within the housing.
Methods and systems are disclosed herein with the aid of functional building blocks illustrating functions, features, and relationships thereof. At least some of the boundaries of these functional building blocks have been arbitrarily defined herein for the convenience of the description. Alternate boundaries may be defined so long as the specified functions and relationships thereof are appropriately performed.
While various embodiments are disclosed herein, it should be understood that they have been presented by way of example only, and not limitation. It will be apparent to persons skilled in the relevant art that various changes in form and detail may be made therein without departing from the spirit and scope of the methods and systems disclosed herein. Thus, the breadth and scope of the claims should not be limited by any of the example embodiments disclosed herein.

Claims

CLAIMS What is claimed is:
1. A content addressable memory apparatus, comprising:
a first CAM cell, including,
a first bit cell to store a bit and a corresponding complementary bit, and a first compare circuit to compare a reference input to the stored bit and to the corresponding stored complementary bit, and to provide an indication based on the comparison.
2. The apparatus of claim 1, wherein the reference input is a single-ended reference input, and wherein the first compare circuit includes logic to compare the single-ended reference input to each of the stored bit and the corresponding stored complementary bit.
3. The apparatus of claim 1, wherein the first compare circuit includes logic to output a match indication when a reference bit matches the stored bit and differs from corresponding stored complementary bit.
4. The apparatus of claim 2, further including an inverter circuit to invert the reference bit and to provide the inverted reference bit as the input reference, wherein the first compare circuit includes logic to output a match indication when the inverted reference bit differs from the stored bit and matches the corresponding stored complementary bit.
5. The apparatus of claim 1, wherein the first compare circuit includes logic to perform one of the following based on logic states of the reference input, the stored bit, and the stored complementary bit:
provide the reference input to an output;
pull-up the output; and
pull-down the output.
6. The apparatus of claim 1, wherein the first compare circuit includes:
a pass circuit to selectively provide the reference input to an output under control of the stored bit and the stored complementary bit;
a pull-up circuit to selectively pull-up the output under control of the reference input and the stored complementary bit; and
a pull-down circuit to selectively pull-down the output under control of the reference input and the stored bit.
7. The apparatus of any one of claims 1 through 6, further including: a second CAM cell including a second bit cell and a second compare circuit to compare the reference input to a stored bit and to a corresponding complementary bit stored in the second bit cell.
8. The apparatus of claim 7, wherein:
the first and second compare circuits include corresponding first and second pull-up circuits;
the first and second pull-up circuits each include a corresponding first switch device controllable by the respective stored complementary bit; and
the first and second pull-up circuits further include a shared second switch device
controllable by the reference input, wherein the shared second switch device includes a terminal coupled to a terminal of each of the first switch devices.
9. The apparatus of claim 7, wherein:
the first and second compare circuits include corresponding first and second pull-down circuits;
the first and second pull-down circuits each include a corresponding first switch device controllable by the respective stored bit; and
the first and second pull-down circuits further include a shared second switch device controllable by the reference input, wherein the shared second switch device includes a terminal coupled to a terminal of each of the first switch devices.
10. A processor-based system, comprising:
an array of content addressable memory (CAM) cells, each including a bit cell and a compare circuit as recited any one of claims 1 through 6; and
a processor to search the array of CAM cells for a reference word of multiple reference bits.
11. The system of claim 10, further including:
a communication system to communicate with a network;
communication infrastructure to communicate amongst the processor, the
communication system, and a user interface system.
12. The system of claim 11, wherein:
the communication system includes a wireless communication system;
the system further includes a housing and a battery: and
the processor, the communication system, the battery, and at least a portion of the user interface system are positioned within the housing.
PCT/US2012/034898 2012-04-25 2012-04-25 Low power content addressable memory system WO2013162533A1 (en)

Priority Applications (4)

Application Number Priority Date Filing Date Title
US13/977,524 US9007799B2 (en) 2012-04-25 2012-04-25 Low power content addressable memory system
PCT/US2012/034898 WO2013162533A1 (en) 2012-04-25 2012-04-25 Low power content addressable memory system
TW102114192A TWI570726B (en) 2012-04-25 2013-04-22 Low power content addressable memory system
CN201320213329.7U CN203520882U (en) 2012-04-25 2013-04-24 Content-addressable memory device and system based on processor

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
PCT/US2012/034898 WO2013162533A1 (en) 2012-04-25 2012-04-25 Low power content addressable memory system

Publications (1)

Publication Number Publication Date
WO2013162533A1 true WO2013162533A1 (en) 2013-10-31

Family

ID=49483641

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2012/034898 WO2013162533A1 (en) 2012-04-25 2012-04-25 Low power content addressable memory system

Country Status (4)

Country Link
US (1) US9007799B2 (en)
CN (1) CN203520882U (en)
TW (1) TWI570726B (en)
WO (1) WO2013162533A1 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9007799B2 (en) 2012-04-25 2015-04-14 Intel Corporation Low power content addressable memory system

Families Citing this family (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10528598B2 (en) * 2015-02-26 2020-01-07 Schneider Electric USA, Inc. Energy management system and method
JP2016162247A (en) * 2015-03-02 2016-09-05 富士通株式会社 Data management program, data management device, and data management method
US10068645B2 (en) * 2016-05-31 2018-09-04 Qualcomm Incorporated Multiple cycle search content addressable memory
US10628435B2 (en) * 2017-11-06 2020-04-21 Adobe Inc. Extracting seasonal, level, and spike components from a time series of metrics data

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20040170041A1 (en) * 2002-10-15 2004-09-02 Xiaohua Huang CAM cells for high speed and lower power content addressable memory (CAM) and ternary content addressable memory (TCAM)
US6867989B1 (en) * 2002-07-29 2005-03-15 Netlogic Microsystems, Inc. Auto read content addressable memory cell and array
US20070014139A1 (en) * 2004-06-01 2007-01-18 Mosaid Technologies Incorporated Compare circuit for a content addressable memory cell
US7298635B1 (en) * 2005-03-15 2007-11-20 Netlogic Microsystems, Inc. Content addressable memory (CAM) cell with single ended write multiplexing

Family Cites Families (19)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6436399B1 (en) * 1998-04-09 2002-08-20 The Ohio State University Research Foundation Nucleic acid encoding the major outer membrane protein of the causative agent of human granulocytic ehrlichiosis and peptides encoded thereby
US6125049A (en) * 1999-01-05 2000-09-26 Netlogic Microsystems, Inc. Match line control circuit for content addressable memory
US6539455B1 (en) * 1999-02-23 2003-03-25 Netlogic Microsystems, Inc. Method and apparatus for determining an exact match in a ternary content addressable memory device
JP2001036759A (en) * 1999-07-16 2001-02-09 Sony Corp Printer and method for adjusting color
US6549042B2 (en) * 2000-06-23 2003-04-15 Integrated Device Technology, Inc. Complementary data line driver circuits with conditional charge recycling capability that may be used in random access and content addressable memory devices and method of operating same
US6646899B2 (en) * 2001-09-21 2003-11-11 Broadcom Corporation Content addressable memory with power reduction technique
US6760242B1 (en) * 2002-04-10 2004-07-06 Integrated Device Technology, Inc. Content addressable memory (CAM) devices having speed adjustable match line signal repeaters therein
DE10211957B4 (en) * 2002-03-18 2007-03-08 Infineon Technologies Ag Ternary content addressable memory cell
US6845025B1 (en) * 2003-03-21 2005-01-18 Netlogic Microsystems, Inc. Word line driver circuit for a content addressable memory
US7016211B2 (en) * 2003-08-18 2006-03-21 Integrated Device Technology, Inc. DRAM-based CAM cell with shared bitlines
US7126834B1 (en) * 2003-09-12 2006-10-24 Netlogic Microsystems, Inc. Sense amplifier architecture for content addressable memory device
TWI265529B (en) * 2005-07-15 2006-11-01 Nat Univ Chung Cheng And-type match-line scheme for content addressable memories
US7471103B2 (en) * 2006-12-06 2008-12-30 International Business Machines Corporation Method for implementing complex logic within a memory array
TWI391946B (en) * 2008-09-18 2013-04-01 Realtek Semiconductor Corp Content addressable memory
US8315078B2 (en) * 2009-01-22 2012-11-20 Qualcomm Incorporated Power saving static-based comparator circuits and methods and content-addressable memory (CAM) circuits employing same
US8023301B1 (en) * 2009-06-19 2011-09-20 Netlogic Microsystems, Inc. Content addressable memory device having state information processing circuitry
US7907432B2 (en) * 2009-06-30 2011-03-15 Netlogic Microsystems, Inc. Content addressable memory device for simultaneously searching multiple flows
US8451640B2 (en) * 2010-12-13 2013-05-28 Broadcom Corporation System for reducing power consumption and increasing speed of content-addressable memory
US9007799B2 (en) 2012-04-25 2015-04-14 Intel Corporation Low power content addressable memory system

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6867989B1 (en) * 2002-07-29 2005-03-15 Netlogic Microsystems, Inc. Auto read content addressable memory cell and array
US20040170041A1 (en) * 2002-10-15 2004-09-02 Xiaohua Huang CAM cells for high speed and lower power content addressable memory (CAM) and ternary content addressable memory (TCAM)
US20070014139A1 (en) * 2004-06-01 2007-01-18 Mosaid Technologies Incorporated Compare circuit for a content addressable memory cell
US7298635B1 (en) * 2005-03-15 2007-11-20 Netlogic Microsystems, Inc. Content addressable memory (CAM) cell with single ended write multiplexing

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9007799B2 (en) 2012-04-25 2015-04-14 Intel Corporation Low power content addressable memory system

Also Published As

Publication number Publication date
TWI570726B (en) 2017-02-11
TW201401280A (en) 2014-01-01
US9007799B2 (en) 2015-04-14
CN203520882U (en) 2014-04-02
US20140192580A1 (en) 2014-07-10

Similar Documents

Publication Publication Date Title
US6643173B2 (en) Semiconductor memory device operating in low power supply voltage and low power consumption
US9984730B2 (en) Negative supply rail positive boost write-assist circuits for memory bit cells employing a P-type field-effect transistor (PFET) write port(s), and related systems and methods
KR101802882B1 (en) Memory cell with retention using resistive memory
Ensan et al. A robust and low-power near-threshold SRAM in 10-nm FinFET technology
US9007799B2 (en) Low power content addressable memory system
US10163490B2 (en) P-type field-effect transistor (PFET)-based sense amplifiers for reading PFET pass-gate memory bit cells, and related memory systems and methods
Cheng et al. Static divided word matching line for low-power content addressable memory design
KR101286120B1 (en) Power saving static-based comparator circuits and methods and content-addressable memory (cam) circuits employing same
US9384825B2 (en) Multi-port memory circuits
JP2003303494A (en) Semiconductor memory device
TWI391946B (en) Content addressable memory
US7426127B2 (en) Full-rail, dual-supply global bitline accelerator CAM circuit
US10418975B2 (en) Low clock supply voltage interruptible sequential
WO2017160414A1 (en) Reduced swing bit-line apparatus and method
US9905278B2 (en) Memory device including encoded data line-multiplexer
US7577013B2 (en) Storage units and register file using the same
WO2010050283A1 (en) Memory cells and associative storage device using same
KR20160059864A (en) Semiconductor device
US9276575B2 (en) Low leakage state retention synchronizer
US9123417B1 (en) Content addressable memory with base-three numeral system
US6618316B2 (en) Pseudo-static single-ended cache cell
Durai et al. Design and Analysis of Power‐Efficient Quasi‐Adiabatic Ternary Content Addressable Memory (QATCAM)
US9947406B2 (en) Dynamic tag compare circuits employing P-type field-effect transistor (PFET)-dominant evaluation circuits for reduced evaluation time, and related systems and methods
Prabhu et al. A proposed tail transistor based SRAM cell

Legal Events

Date Code Title Description
WWE Wipo information: entry into national phase

Ref document number: 13977524

Country of ref document: US

121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 12875483

Country of ref document: EP

Kind code of ref document: A1

NENP Non-entry into the national phase

Ref country code: DE

122 Ep: pct application non-entry in european phase

Ref document number: 12875483

Country of ref document: EP

Kind code of ref document: A1